PYA28C16B - 2K x 8 EEPROM
OPERATION
MAXIMUM RATINGS(1)
READ
Read operations are initiated by both OE and CE LOW.
The read operation is terminated by either CE or OE re-
turning HIGH. This two line control architecture elimi-
nates bus contention in a system environment. The data
bus will be in a high impedance state when either OE or
CE is HIGH.
Sym Parameter
Value
Unit
Power Supply Pin with
VCC
-0.3 to +6.25
V
Respect to GND
Terminal Voltage with
VTERM Respect to GND (up to
6.25V)
-0.5 to +6.25
V
BYTE WRITE
TA
Operating Temperature
-55 to +125
-55 to +125
-65 to +150
1.0
°C
°C
°C
W
Write operations are initiated when both CE and WE are
LOW and OE is HIGH. The PYA28C16B supports both a
CE and WE controlled write cycle. That is, the address is
latched by the falling edge of either CE or WE, whichever
occurs last. Similarly, the data is latched internally by the
rising edge of either CE or WE, whichever occurs first. A
byte write operation, once initiated, will automatically con-
tinue to completion.
TBIAS Temperature Under Bias
TSTG Storage Temperature
PT
Power Dissipation
IOUT DC Output Current
50
mA
RECOMMENDED OPERATING CONDITIONS
CHIP CLEAR
Grade(2)
Ambient Temp
GND
VCC
The contents of the entire memory of the PYA28C16B
may be set to the high state by the CHIP CLEAR opera-
tion. By setting CE low and OE to 12 volts, the chip is
cleared when a 10 msec low pulse is applied to WE.
Military
-55°C to +125°C
0V
5.0V ± 10%
CAPACITANCES(4)
(VCC = 5.0V, TA = 25°C, f = 1.0MHz)
DEVICE IDENTIFICATION
An extra 32 bytes of EEPROM memory are available to
the user for device identification. By raising A9 to 12 ±
0.5V and using address locations 7E0H to 7FFH the ad-
ditional bytes may be written to or read from in the same
manner as the regular memory array.
Sym Parameter
Conditions Typ Unit
CIN
Input Capacitance
Output Capacitance
VIN = 0V
10
10
pF
pF
COUT
VOUT = 0V
DATA POLLING
The PYA28C16B features DATA Polling as a method to
indicate to the host system that the byte write cycle has
completed. DATA Polling allows a simple bit test opera-
tion to determine the status of the PYA28C16B, eliminat-
ing additional interrupts or external hardware. During the
internal programming cycle, any attempt to read the last
byte written will produce the complement of that data on
I/O7 (i.e., write data=0xxx xxxx, read data=1xxx xxxx).
Once the programming cycle is complete, I/O7 will reflect
true data.
Document # EEPROM109 REV OR
Page 2