找货询价

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

QQ咨询

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

技术支持

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

售后咨询

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

LY62L12916ML

型号:

LY62L12916ML

描述:

128K x 16位低功耗CMOS SRAM[ 128K X 16 BIT LOW POWER CMOS SRAM ]

品牌:

LYONTEK[ Lyontek Inc. ]

页数:

15 页

PDF大小:

188 K

®
LY62L12916  
128K X 16 BIT LOW POWER CMOS SRAM  
Rev. 0.4  
REVISION HISTORY  
Revision  
Rev. 0.1  
Rev. 0.2  
Rev. 0.3  
Description  
Initial Issue  
Revised Package Outline Dimension(TSOP-II)  
Issue Date  
May.20.2005  
Apr.12.2007  
Apr.17.2009  
FEATURES ORDERING INFORMATION  
Revised  
&
Lead free and green package available to Green package  
available  
ORDERING INFORMATION  
Added packing type in  
Revised VTERM to VT1 and VT2  
ABSOLUTE MAXIMUN RATINGS  
Deleted TSOLDER in  
Revised Test Condition of ISB1/IDR  
Rev. 0.4  
Jun.15.2009  
Added ISB1/IDR values when TA = 25 and TA = 40  
Added SL grade  
Deleted L grade  
Lyontek Inc. reserves the rights to change the specifications and products without notice.  
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.  
TEL: 886-3-6668838  
FAX: 886-3-6668836  
0
®
LY62L12916  
128K X 16 BIT LOW POWER CMOS SRAM  
Rev. 0.4  
FEATURES  
GENERAL DESCRIPTION  
The LY62L12916 is a 2,097,152-bit low power  
CMOS static random access memory organized as  
131,072 words by 16 bits. It is fabricated using very  
high performance, high reliability CMOS technology.  
Its standby current is stable within the range of  
operating temperature.  
„ Fast access time : 45/55/70ns  
„ Low power consumption:  
Operating current : 23/20/18mA (TYP.)  
Standby current : 1μA (TYP.) LL/SL -version  
„ Single 2.7V ~ 3.6V power supply  
„ All inputs and outputs TTL compatible  
„ Fully static operation  
„ Tri-state output  
„ Data byte control : LB# (DQ0 ~ DQ7)  
UB# (DQ8 ~ DQ15)  
The LY62L12916 is well designed for low power  
application, and particularly well suited for battery  
back-up nonvolatile memory application.  
„ Data retention voltage : 1.5V (MIN.)  
„ Green package available  
„ Package : 44-pin 400 mil TSOP-II  
48-pin 12mm x 20mm TSOP-I  
48-ball 6mm x 8mm TFBGA  
The LY62L12916 operates from a single power  
supply of 2.7V ~ 3.6V and all inputs and outputs are  
fully TTL compatible  
PRODUCT FAMILY  
Product  
Family  
Operating  
Temperature  
Power Dissipation  
Speed  
Vcc Range  
Standby(ISB1,TYP.) Operating(Icc,TYP.)  
0 ~ 70℃  
-20 ~ 80℃  
-40 ~ 85℃  
LY62L12916  
2.7 ~ 3.6V  
2.7 ~ 3.6V  
2.7 ~ 3.6V  
45/55/70ns  
45/55/70ns  
45/55/70ns  
1µA  
1µA  
1µA  
23/20/18mA  
23/20/18mA  
23/20/18mA  
LY62L12916(E)  
LY62L12916(I)  
FUNCTIONAL BLOCK DIAGRAM  
PIN DESCRIPTION  
SYMBOL  
DESCRIPTION  
Address Inputs  
Vcc  
Vss  
A0 – A16  
DQ0 – DQ15 Data Inputs/Outputs  
128Kx16  
A0-A16  
DECODER  
CE#,CE2  
WE#  
OE#  
LB#  
Chip Enable Input  
Write Enable Input  
Output Enable Input  
Lower Byte Control  
Upper Byte Control  
Power Supply  
MEMORY ARRAY  
UB#  
VCC  
DQ0-DQ7  
Lower Byte  
I/O DATA  
CIRCUIT  
VSS  
Ground  
COLUMN I/O  
DQ8-DQ15  
Upper Byte  
CE#  
CE2  
WE#  
OE#  
LB#  
CONTROL  
CIRCUIT  
UB#  
Lyontek Inc. reserves the rights to change the specifications and products without notice.  
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.  
TEL: 886-3-6668838  
FAX: 886-3-6668836  
1
®
LY62L12916  
128K X 16 BIT LOW POWER CMOS SRAM  
Rev. 0.4  
PIN CONFIGURATION  
A4  
A3  
1
2
44  
43  
42  
41  
40  
39  
38  
37  
36  
35  
34  
33  
32  
31  
30  
29  
28  
27  
26  
25  
24  
23  
A5  
A6  
A2  
3
A7  
A1  
4
OE#  
UB#  
LB#  
DQ15  
DQ14  
DQ13  
DQ12  
Vss  
A0  
5
CE#  
DQ0  
DQ1  
DQ2  
DQ3  
Vcc  
Vss  
DQ4  
DQ5  
DQ6  
DQ7  
WE#  
A16  
A15  
A14  
A13  
A12  
6
7
8
9
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
Vcc  
LB# OE# A0  
DQ8 UB# A3  
DQ9 DQ10 A5  
Vss DQ11 NC  
A1  
A2 CE2  
A
B
C
D
E
F
DQ11  
DQ10  
DQ9  
DQ8  
CE2  
A8  
A4 CE# DQ0  
A6 DQ1 DQ2  
A7 DQ3 Vcc  
Vcc DQ12 NC A16 DQ4 Vss  
DQ14 DQ13 A14 A15 DQ5 DQ6  
DQ15 NC A12 A13 WE# DQ7  
A9  
G
H
A10  
A11  
NC  
NC  
1
A8  
2
A9 A10 A11 NC  
3
4
5
6
TSOP II  
TFBGA  
A15  
A14  
A13  
A12  
A11  
A10  
A9  
1
2
3
4
5
6
7
8
48  
A16  
NC  
Vss  
47  
46  
45  
44  
43  
42  
41  
40  
39  
38  
37  
36  
35  
34  
33  
32  
31  
30  
29  
28  
27  
26  
25  
DQ15  
DQ7  
DQ14  
DQ6  
DQ13  
DQ5  
DQ12  
DQ4  
Vcc  
DQ11  
DQ3  
DQ10  
DQ2  
DQ9  
DQ1  
DQ8  
DQ0  
OE#  
Vss  
A8  
NC  
NC  
WE#  
CE2  
NC  
UB#  
LB#  
NC  
NC  
A7  
A6  
A5  
A4  
A3  
A2  
A1  
9
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
LY62L12916  
CE#  
A0  
TSOP I  
Lyontek Inc. reserves the rights to change the specifications and products without notice.  
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.  
TEL: 886-3-6668838  
FAX: 886-3-6668836  
2
®
LY62L12916  
128K X 16 BIT LOW POWER CMOS SRAM  
Rev. 0.4  
ABSOLUTE MAXIMUN RATINGS*  
PARAMETER  
SYMBOL  
VT1  
RATING  
-0.5 to 4.6  
UNIT  
V
Voltage on VCC relative to VSS  
Voltage on any other pin relative to VSS  
VT2  
-0.5 to VCC+0.5  
0 to 70(C grade)  
-20 to 80(E grade)  
-40 to 85(I grade)  
-65 to 150  
V
Operating Temperature  
TA  
W
Storage Temperature  
Power Dissipation  
DC Output Current  
TSTG  
PD  
1
IOUT  
50  
mA  
*Stresses greater than those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress  
rating only and functional operation of the device or any other conditions above those indicated in the operational sections of this  
specification is not implied. Exposure to the absolute maximum rating conditions for extended period may affect device reliability.  
TRUTH TABLE  
I/O OPERATION  
MODE  
CE# CE2 OE# WE# LB# UB#  
SUPPLY CURRENT  
DQ0-DQ7  
High – Z  
High – Z  
High – Z  
High – Z  
High – Z  
DOUT  
High – Z  
DOUT  
DIN  
High – Z  
DIN  
DQ8-DQ15  
High – Z  
High – Z  
High – Z  
High – Z  
High – Z  
High – Z  
DOUT  
H
X
X
L
L
L
L
L
L
L
L
X
L
X
X
X
H
H
L
L
L
X
X
X
X
X
X
H
H
H
H
H
L
X
X
H
L
X
L
H
L
L
H
L
X
X
H
X
L
H
L
L
Standby  
ISB,ISB1  
X
H
H
H
H
H
H
H
H
Output Disable  
Read  
I
CC,ICC1  
CC,ICC1  
I
DOUT  
High – Z  
DIN  
H
L
L
Write  
L
L
ICC,ICC1  
DIN  
Note: H = VIH, L = VIL, X = Don't care.  
Lyontek Inc. reserves the rights to change the specifications and products without notice.  
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.  
TEL: 886-3-6668838  
FAX: 886-3-6668836  
3
®
LY62L12916  
128K X 16 BIT LOW POWER CMOS SRAM  
Rev. 0.4  
DC ELECTRICAL CHARACTERISTICS  
SYMBOL  
TEST CONDITION  
MIN.  
2.7  
2.2  
- 0.2  
- 1  
TYP. *4  
3.0  
MAX.  
3.6  
VCC+0.3  
0.6  
UNIT  
PARAMETER  
Supply Voltage  
VCC  
V
V
V
*1  
Input High Voltage  
Input Low Voltage  
Input Leakage Current  
Output Leakage  
Current  
VIH  
VIL  
-
-
-
*2  
ILI  
V
V
CC VIN VSS  
CC VOUT VSS,  
Output Disabled  
1
A
µ
ILO  
- 1  
-
1
A
µ
Output High Voltage  
Output Low Voltage  
VOH IOH = -1mA  
2.2  
2.7  
-
23  
20  
-
V
V
mA  
mA  
VOL  
IOL = 2mA  
-
-
-
0.4  
40  
35  
Cycle time = Min.  
CE# = VIL and CE2 = VIH,  
- 45  
- 55  
- 70  
ICC  
I
I/O = 0mA  
Other pins at VIL or VIH  
Cycle time = 1 s  
-
-
-
18  
30  
mA  
mA  
mA  
Average Operating  
Power supply Current  
µ
CE# 0.2V and CE2 VCC-0.2V,,  
ICC1  
4
5
II/O = 0mA  
other pins at 0.2V or VCC-0.2V  
CE# = VIH or CE2 = VIL  
other pins at VIL or VIH  
LL  
ISB  
0.3  
0.5  
-
-
1
1
10  
20  
A
µ
A
µ
LLE/LLI  
CE# VCC-0.2V  
SL*5  
Standby Power  
Supply Current  
-
-
1
1
3
3
A
25  
40  
µ
µ
or CE2 0.2V  
ISB1  
SLE*5  
SLI*5  
Other pins at 0.2V  
or VCC - 0.2V  
A
SL  
-
-
1
1
10  
15  
A
µ
A
µ
SLE/SLI  
Notes:  
1. VIH(max) = VCC + 3.0V for pulse width less than 10ns.  
2. VIL(min) = VSS - 3.0V for pulse width less than 10ns.  
3. Over/Undershoot specifications are characterized, not 100% tested.  
4. Typical values are included for reference only and are not guaranteed or tested.  
Typical valued are measured at VCC = VCC(TYP.) and TA = 25  
5. This parameter is measured at VCC = 3.0V  
Lyontek Inc. reserves the rights to change the specifications and products without notice.  
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.  
TEL: 886-3-6668838  
FAX: 886-3-6668836  
4
®
LY62L12916  
128K X 16 BIT LOW POWER CMOS SRAM  
Rev. 0.4  
CAPACITANCE (TA = 25, f = 1.0MHz)  
PARAMETER  
Input Capacitance  
Input/Output Capacitance  
SYMBOL  
MIN.  
-
-
MAX  
6
8
UNIT  
pF  
pF  
CIN  
CI/O  
Note : These parameters are guaranteed by device characterization, but not production tested.  
AC TEST CONDITIONS  
Input Pulse Levels  
0.2V to VCC - 0.2V  
Input Rise and Fall Times  
Input and Output Timing Reference Levels  
Output Load  
3ns  
1.5V  
CL = 30pF + 1TTL, IOH/IOL = -1mA/2mA  
AC ELECTRICAL CHARACTERISTICS  
(1) READ CYCLE  
PARAMETER  
SYM.  
UNIT  
LY62L12916-45 LY62L12916-55 LY62L12916-70  
MIN.  
MAX.  
MIN.  
MAX.  
MIN.  
MAX.  
Read Cycle Time  
Address Access Time  
Chip Enable Access Time  
Output Enable Access Time  
Chip Enable to Output in Low-Z  
Output Enable to Output in Low-Z  
Chip Disable to Output in High-Z  
Output Disable to Output in High-Z tOHZ  
Output Hold from Address Change  
LB#, UB# Access Time  
tRC  
tAA  
45  
-
-
-
10  
5
-
-
10  
-
-
-
55  
-
-
-
10  
5
-
-
10  
-
-
-
70  
-
-
-
10  
5
-
-
10  
-
-
-
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
45  
45  
25  
-
55  
55  
30  
-
70  
70  
35  
-
tACE  
tOE  
tCLZ  
tOLZ  
tCHZ  
*
*
*
*
-
-
-
15  
15  
-
45  
20  
-
20  
20  
-
55  
25  
-
25  
25  
-
70  
30  
-
tOH  
tBA  
tBHZ  
LB#, UB# to High-Z Output  
LB#, UB# to Low-Z Output  
*
*
tBLZ  
10  
10  
10  
(2) WRITE CYCLE  
PARAMETER  
SYM.  
tWC  
tAW  
tCW  
tAS  
UNIT  
LY62L12916-45 LY62L12916-55 LY62L12916-70  
MIN.  
45  
40  
40  
0
MAX.  
MIN.  
55  
50  
50  
0
MAX.  
MIN.  
70  
60  
60  
0
MAX.  
Write Cycle Time  
-
-
-
-
-
-
-
-
-
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
Address Valid to End of Write  
Chip Enable to End of Write  
Address Set-up Time  
Write Pulse Width  
Write Recovery Time  
Data to Write Time Overlap  
Data Hold from End of Write Time  
Output Active from End of Write  
Write to Output in High-Z  
LB#, UB# Valid to End of Write  
-
-
-
tWP  
tWR  
tDW  
tDH  
tOW  
35  
0
-
-
45  
0
-
-
55  
0
-
-
20  
0
-
-
25  
0
-
-
30  
0
-
-
*
5
-
5
-
5
-
tWHZ  
*
-
35  
15  
-
-
45  
20  
-
-
60  
25  
-
tBW  
*These parameters are guaranteed by device characterization, but not production tested.  
Lyontek Inc. reserves the rights to change the specifications and products without notice.  
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.  
TEL: 886-3-6668838  
FAX: 886-3-6668836  
5
®
LY62L12916  
128K X 16 BIT LOW POWER CMOS SRAM  
Rev. 0.4  
TIMING WAVEFORMS  
READ CYCLE 1 (Address Controlled) (1,2)  
tRC  
Address  
Dout  
tAA  
tOH  
Previous Data Valid  
Data Valid  
READ CYCLE 2 (CE#, CE2 and OE# Controlled) (1,3,4,5)  
tRC  
Address  
tAA  
CE#  
tACE  
CE2  
LB#,UB#  
tBA  
OE#  
tOE  
tOH  
tOHZ  
tBHZ  
tCHZ  
tOLZ  
tBLZ  
tCLZ  
High-Z  
Dout  
High-Z  
Data Valid  
Notes :  
1.WE#is high for read cycle.  
2.Device is continuously selected OE# = low, CE# = low, CE2 = high, LB# or UB# = low.  
3.Address must be valid prior to or coincident with CE# = low, CE2 = high, LB# or UB# = low transition; otherwise tAA is the limiting  
parameter.  
4.tCLZ, tBLZ, tOLZ, tCHZ, tBHZ and tOHZ are specified with CL = 5pF. Transition is measured ±500mV from steady state.  
5.At any given temperature and voltage condition, tCHZ is less than tCLZ , tBHZ is less than tBLZ, tOHZ is less than tOLZ.  
Lyontek Inc. reserves the rights to change the specifications and products without notice.  
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.  
TEL: 886-3-6668838  
FAX: 886-3-6668836  
6
®
LY62L12916  
128K X 16 BIT LOW POWER CMOS SRAM  
Rev. 0.4  
WRITE CYCLE 1 (WE# Controlled) (1,2,3,5,6)  
tWC  
Address  
tAW  
CE#  
tCW  
CE2  
LB#,UB#  
WE#  
tBW  
tAS  
tWP  
tWR  
tWHZ  
TOW  
High-Z  
Dout  
(4)  
(4)  
tDW  
tDH  
Din  
Data Valid  
WRITE CYCLE 2 (CE#, CE2 Controlled) (1,2,5,6)  
tWC  
Address  
tAW  
CE#  
tAS  
tCW  
tWR  
CE2  
tBW  
LB#,UB#  
tWP  
WE#  
tWHZ  
High-Z  
Dout  
Din  
(4)  
tDW  
tDH  
Data Valid  
Lyontek Inc. reserves the rights to change the specifications and products without notice.  
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.  
TEL: 886-3-6668838  
FAX: 886-3-6668836  
7
®
LY62L12916  
128K X 16 BIT LOW POWER CMOS SRAM  
Rev. 0.4  
WRITE CYCLE 3 (LB#,UB# Controlled)  
(1,2,5,6)  
tWC  
Address  
CE#  
tAW  
tWR  
tAS  
tCW  
CE2  
tBW  
LB#,UB#  
WE#  
tWP  
tWHZ  
High-Z  
Dout  
Din  
(4)  
tDW  
tDH  
Data Valid  
Notes :  
1.WE#,CE#, LB#, UB# must be high or CE2 must be low during all address transitions.  
2.A write occurs during the overlap of a low CE#, high CE2, low WE#, LB# or UB# = low.  
3.During a WE# controlled write cycle with OE# low, tWP must be greater than tWHZ + tDW to allow the drivers to turn off and data to be  
placed on the bus.  
4.During this period, I/O pins are in the output state, and input signals must not be applied.  
5.If the CE#, LB#, UB# low transition and CE2 high transition occurs simultaneously with or after WE# low transition, the outputs remain  
in a high impedance state.  
6.tOW and tWHZ are specified with CL = 5pF. Transition is measured ±500mV from steady state.  
Lyontek Inc. reserves the rights to change the specifications and products without notice.  
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.  
TEL: 886-3-6668838  
FAX: 886-3-6668836  
8
®
LY62L12916  
128K X 16 BIT LOW POWER CMOS SRAM  
Rev. 0.4  
DATA RETENTION CHARACTERISTICS  
PARAMETER  
VCC for Data Retention  
SYMBOL  
TEST CONDITION  
CE# VCC - 0.2V or CE2 0.2V  
LL  
MIN.  
1.5  
-
-
TYP. MAX. UNIT  
VDR  
-
3.6  
5
10  
V
0.5  
0.5  
A
µ
µ
LLE/LLI  
SL  
A
VCC = 1.5V  
-
-
0.5  
0.5  
3
3
A
25  
µ
µ
CE# VCC - 0.2V  
or CE2 0.2V  
Data Retention Current  
IDR  
SLE  
SLI  
SL  
40  
A
Others at 0.2V or VCC-0.2V  
-
-
0.5  
0.5  
5
10  
A
µ
A
µ
SLE/SLI  
Chip Disable to Data  
Retention Time  
Recovery Time  
See Data Retention  
Waveforms (below)  
tCDR  
tR  
0
-
-
-
-
ns  
ns  
tRC  
*
tRC = Read Cycle Time  
*
DATA RETENTION WAVEFORM  
Low Vcc Data Retention Waveform (1) (CE# controlled)  
VDR 1.5V  
Vcc(min.)  
Vcc  
Vcc(min.)  
tCDR  
tR  
VIH  
CE# Vcc-0.2V  
VIH  
CE#  
Low Vcc Data Retention Waveform (2) (CE2 controlled)  
VDR 1.5V  
Vcc(min.)  
Vcc  
Vcc(min.)  
tCDR  
tR  
CE2 0.2V  
CE2  
VIL  
VIL  
Low Vcc Data Retention Waveform (3) (LB#, UB# controlled)  
VDR 1.5V  
Vcc(min.)  
Vcc  
Vcc(min.)  
tCDR  
tR  
VIH  
LB#,UB# Vcc-0.2V  
VIH  
LB#,UB#  
Lyontek Inc. reserves the rights to change the specifications and products without notice.  
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.  
TEL: 886-3-6668838  
FAX: 886-3-6668836  
9
®
LY62L12916  
128K X 16 BIT LOW POWER CMOS SRAM  
Rev. 0.4  
PACKAGE OUTLINE DIMENSION  
44-pin 400mil TSOP-  
Package Outline Dimension  
DIMENSIONS IN MILLMETERS  
DIMENSIONS IN MILS  
SYMBOLS  
MIN.  
-
NOM.  
-
MAX.  
1.20  
0.15  
1.05  
0.45  
0.21  
18.618  
12.014  
10.363  
-
MIN.  
NOM.  
-
MAX.  
A
A1  
A2  
b
-
47.2  
5.9  
41.3  
17.7  
8.3  
733  
473  
408  
-
0.05  
0.95  
0.30  
0.12  
18.212  
11.506  
9.957  
-
0.10  
1.00  
-
2.0  
37.4  
11.8  
4.7  
717  
453  
392  
-
3.9  
39.4  
-
c
-
-
D
18.415  
11.760  
10.160  
0.800  
0.50  
0.805  
-
725  
463  
400  
31.5  
19.7  
31.7  
-
E
E1  
e
L
0.40  
-
0.60  
-
15.7  
-
23.6  
-
ZD  
y
-
0.076  
6o  
-
3
0o  
3o  
0o  
3o  
6o  
Θ
Lyontek Inc. reserves the rights to change the specifications and products without notice.  
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.  
TEL: 886-3-6668838  
FAX: 886-3-6668836  
10  
®
LY62L12916  
128K X 16 BIT LOW POWER CMOS SRAM  
Rev. 0.4  
I
48-pin 12 mm x 20 mm TSOP- Package Outline Dimension  
Lyontek Inc. reserves the rights to change the specifications and products without notice.  
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.  
TEL: 886-3-6668838  
FAX: 886-3-6668836  
11  
®
LY62L12916  
128K X 16 BIT LOW POWER CMOS SRAM  
Rev. 0.4  
48-ball 6mm × 8mm TFBGA Package Outline Dimension  
Lyontek Inc. reserves the rights to change the specifications and products without notice.  
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.  
TEL: 886-3-6668838  
FAX: 886-3-6668836  
12  
®
LY62L12916  
128K X 16 BIT LOW POWER CMOS SRAM  
Rev. 0.4  
ORDERING INFORMATION  
LY62L12916 U V - WW XX Y Z  
Z : Packing Type  
Blank : Tube or Tray  
T : Tape Reel  
Y : Temperature Range  
Blank : (Commercial) 0°C ~ 70°C  
E : (Extended) -20°C ~ +80°C  
I : (Industrial) -40°C ~ +85°C  
YY : Power Type  
LL : Ultra Low Power  
SL : Special Ultra Low Power  
WW : Access Time(Speed)  
V : Lead Information  
L : Green Package  
U : Package Type  
M : 44-pin 400 mil TSOP-II  
L : 48-pin 12 mm x 20 mm TSOP-I  
G : 48-ball 6 mm x 8 mm TFBGA  
Lyontek Inc. reserves the rights to change the specifications and products without notice.  
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.  
TEL: 886-3-6668838  
FAX: 886-3-6668836  
13  
®
LY62L12916  
128K X 16 BIT LOW POWER CMOS SRAM  
Rev. 0.4  
THIS PAGE IS LEFT BLANK INTENTIONALLY.  
Lyontek Inc. reserves the rights to change the specifications and products without notice.  
5F, No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan.  
TEL: 886-3-6668838  
FAX: 886-3-6668836  
14  
厂商 型号 描述 页数 下载

SEOUL

LY600Z 绿色椭圆LED灯[ GREEN OVAL LAMP LED ] 12 页

SEOUL

LY601 红外灯LED[ INFRARED LAMP LED ] 14 页

SEOUL

LY611 红外灯LED[ INFRARED LAMP LED ] 14 页

LYONTEK

LY611024 128K ×8位高速CMOS SRAM[ 128K X 8 BIT HIGH SPEED CMOS SRAM ] 13 页

LYONTEK

LY611024E 128K ×8位高速CMOS SRAM[ 128K X 8 BIT HIGH SPEED CMOS SRAM ] 13 页

LYONTEK

LY611024I 128K ×8位高速CMOS SRAM[ 128K X 8 BIT HIGH SPEED CMOS SRAM ] 13 页

LYONTEK

LY611024JL 128K ×8位高速CMOS SRAM[ 128K X 8 BIT HIGH SPEED CMOS SRAM ] 13 页

LYONTEK

LY611024JL-12I [ 暂无描述 ] 13 页

LYONTEK

LY611024JL-12LL 128K ×8位高速CMOS SRAM[ 128K X 8 BIT HIGH SPEED CMOS SRAM ] 13 页

LYONTEK

LY611024JL-12LLE 128K ×8位高速CMOS SRAM[ 128K X 8 BIT HIGH SPEED CMOS SRAM ] 13 页

PDF索引:

A

B

C

D

E

F

G

H

I

J

K

L

M

N

O

P

Q

R

S

T

U

V

W

X

Y

Z

0

1

2

3

4

5

6

7

8

9

IC型号索引:

A

B

C

D

E

F

G

H

I

J

K

L

M

N

O

P

Q

R

S

T

U

V

W

X

Y

Z

0

1

2

3

4

5

6

7

8

9

Copyright 2024 gkzhan.com Al Rights Reserved 京ICP备06008810号-21 京

0.217330s