找货询价

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

QQ咨询

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

技术支持

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

售后咨询

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

8V182646AIPMREP

型号:

8V182646AIPMREP

品牌:

TI[ TEXAS INSTRUMENTS ]

页数:

38 页

PDF大小:

537 K

SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
D
D
D
D
D
D
D
Controlled Baseline  
− One Assembly/Test Site, One Fabrication  
Site  
D
D
D
Include D-Type Flip-Flops and Control  
Circuitry to Provide Multiplexed  
Transmission of Stored and Real-Time Data  
Enhanced Diminishing Manufacturing  
Sources (DMS) Support  
Bus Hold on Data Inputs Eliminates the  
Need for External Pullup/Pulldown  
Resistors  
Enhanced Product-Change Notification  
B-Port Outputs of SN74LVTH182646A  
Devices Have Equivalent 25-Series  
Resistors, So No External Resistors Are  
Required  
Qualification Pedigree  
Members of the Texas Instruments  
SCOPE Family of Testability Products  
Members of the Texas Instruments  
WidebusFamily  
State-of-the-Art 3.3-V ABT Design Supports  
Mixed-Mode Signal Operation (5-V Input  
and Output Voltages With 3.3-V V  
D
D
Compatible With IEEE Std 1149.1-1990  
(JTAG) Test Access Port and  
Boundary-Scan Architecture  
SCOPEInstruction Set  
)
CC  
− IEEE Std 1149.1-1990 Required  
Instructions and Optional CLAMP and  
HIGHZ  
D
Support Unregulated Battery Operation  
Down to 2.7 V  
Component qualification in accordance with JEDEC and industry  
standards to ensure reliable operation over an extended  
temperature range. This includes, but is not limited to, Highly  
Accelerated Stress Test (HAST) or biased 85/85, temperature  
cycle, autoclave or unbiased HAST, electromigration, bond  
intermetallic life, and mold compound life. Such qualification  
testing should not be viewed as justifying use of this component  
beyond specified performance and environmental limits.  
− Parallel-Signature Analysis at Inputs  
− Pseudorandom Pattern Generation From  
Outputs  
− Sample Inputs/Toggle Outputs  
− Binary Count From Outputs  
− Device Identification  
− Even-Parity Opcodes  
description/ordering information  
The SN74LVTH18646A and SN74LVTH182646A scan test devices, with 18-bit bus transceivers and registers,  
are members of the Texas Instruments (TI) SCOPEtestability integrated-circuit family. This family of devices  
supports IEEE Std 1149.1-1990 boundary scan to facilitate testing of complex circuit board assemblies. Scan  
access to the test circuitry is accomplished via the 4-wire test access port (TAP) interface.  
Additionally, these devices are designed specifically for low-voltage (3.3-V) V  
capability to provide a TTL interface to a 5-V system environment.  
operation, but with the  
CC  
In the normal mode, these devices are 18-bit bus transceivers and registers that allow for multiplexed  
transmission of data directly from the input bus or from the internal registers. They can be used either as two  
9-bit transceivers or one 18-bit transceiver. The test circuitry can be activated by the TAP to take snapshot  
samples of the data appearing at the device pins or to perform a self test on the boundary-test cells. Activating  
the TAP in the normal mode does not affect the functional operation of the SCOPE bus transceivers  
and registers.  
ORDERING INFORMATION  
ORDERABLE  
PART NUMBER  
TOP-SIDE  
MARKING  
T
A
PACKAGE  
LQFP − PM  
LQFP − PM  
Tape and reel  
Tape and reel  
8V18646AIPMREP  
LH18646AEP  
−40°C to 85°C  
§
8V182646AIPMREP  
§
Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available  
at www.ti.com/sc/package.  
Product Preview  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
SCOPE and Widebus are trademarks of Texas Instruments.  
Copyright 2004, Texas Instruments Incorporated  
ꢚ ꢁ ꢄꢍꢀꢀ ꢛ ꢆꢇ ꢍꢘꢗ ꢖꢀ ꢍ ꢁ ꢛꢆꢍꢕ ꢜꢝ ꢞꢟ ꢠꢡꢢ ꢣꢤꢥ ꢦꢜ ꢢꢡ ꢦꢜꢧ ꢞꢦꢟ ꢎꢘ ꢛ ꢕ ꢚ ꢔꢆ ꢖꢛ ꢁ  
ꢪꢧ ꢩ ꢧ ꢤ ꢥ ꢜ ꢥ ꢩ ꢟ ꢒ  
ꢢꢥ  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢃꢄꢅ  
ꢊꢃ  
ꢄꢅ  
ꢆꢇ  
ꢓꢆ  
ꢉꢌ  
ꢍꢖ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
description/ordering information (continued)  
Transceiver function is controlled by output-enable (OE) and direction (DIR) inputs. When OE is low, the  
transceiver is active and operates in the A-to-B direction when DIR is high or in the B-to-A direction when DIR  
is low. When OE is high, both the A and B outputs are in the high-impedance state, effectively isolating  
both buses.  
Data flow is controlled by clock (CLKAB and CLKBA) and select (SAB and SBA) inputs. Data on the A bus is  
clocked into the associated registers on the low-to-high transition of CLKAB. When SAB is low, real-time A data  
is selected for presentation to the B bus (transparent mode). When SAB is high, stored A data is selected for  
presentation to the B bus (registered mode). The function of the CLKBA and SBA inputs mirrors that of CLKAB  
and SAB, respectively. Figure 1 shows the four fundamental bus-management functions that can be performed  
with the SN74LVTH18646A and SN74LVTH182646A.  
In the test mode, the normal operation of the SCOPE bus transceivers and registers is inhibited, and the test  
circuitry is enabled to observe and control the I/O boundary of the device. When enabled, the test circuitry  
performs boundary-scan test operations, according to the protocol described in IEEE Std 1149.1-1990.  
Four dedicated test pins are used to observe and control the operation of the test circuitry: test data input (TDI),  
test data output (TDO), test mode select (TMS), and test clock (TCK). Additionally, the test circuitry performs  
other testing functions such as parallel-signature analysis (PSA) on data inputs and pseudorandom pattern  
generation (PRPG) from data outputs. All testing and scan operations are synchronized to the TAP interface.  
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.  
The B-port outputs of SN74LVTH182646A, which are designed to source or sink up to 12 mA, include equivalent  
25-series resistors to reduce overshoot and undershoot.  
2
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢑ ꢒꢑ ꢌꢅ ꢋꢓꢆ ꢀꢔ ꢋꢁ ꢆ ꢍꢀꢆ ꢕ ꢍꢅ ꢖ ꢔꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
PM PACKAGE  
(TOP VIEW)  
64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49  
1
1A3  
1A4  
1A5  
GND  
1A6  
1A7  
1A8  
1A9  
48 1B4  
47 1B5  
46 1B6  
45 GND  
44 1B7  
43 1B8  
2
3
4
5
6
7
1B9  
42  
41  
40  
39  
38  
37  
36  
35  
34  
33  
8
V
CC  
9
V
2B1  
2B2  
2B3  
2B4  
GND  
2B5  
2B6  
2B7  
CC  
10  
11  
12  
13  
14  
15  
2A1  
2A2  
2A3  
GND  
2A4  
2A5  
2A6 16  
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32  
FUNCTION TABLE  
(normal mode, each 9-bit section)  
INPUTS  
DATA I/O  
OPERATION OR FUNCTION  
OE  
X
X
H
H
L
DIR  
X
CLKAB  
CLKBA  
SAB  
X
SBA  
X
A1−A9  
Input  
B1−B9  
Unspecified  
Input  
X
Store A, B unspecified  
Store B, A unspecified  
Store A and B data  
X
X
X
X
Unspecified  
Input  
X
H or L  
X
H or L  
X
X
X
Input  
X
X
X
Input disabled  
Output  
Input disabled  
Input  
Isolation, hold storage  
Real-time B data to A bus  
Stored B data to A bus  
Real-time A data to B bus  
Stored A data to B bus  
L
X
L
L
L
X
H or L  
X
X
H
Output  
Input disabled  
Output  
L
H
H
X
L
X
Input  
L
H or L  
X
H
X
Input disabled  
Output  
The data-output functions can be enabled or disabled by various signals at OE and DIR. Data-input functions always are enabled; i.e., data at  
the bus terminals is stored on every low-to-high transition of the clock inputs.  
3
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢊꢋ  
ꢄꢅ  
ꢆꢇ  
ꢈꢉ  
ꢓꢆ  
ꢉꢌ  
ꢓꢖ  
ꢍꢖ  
ꢆꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
DIR CLKAB CLKBA SAB  
SBA  
L
DIR  
H
CLKAB CLKBA SAB  
SBA  
X
OE  
L
OE  
L
L
X
X
X
X
X
L
REAL-TIME TRANSFER  
BUS B TO BUS A  
REAL-TIME TRANSFER  
BUS A TO BUS B  
DIR CLKAB CLKBA SAB  
SBA  
X
DIR  
CLKAB CLKBA SAB  
SBA  
OE  
X
OE  
X
X
X
X
X
X
X
X
L
L
L
X
H or L  
X
X
H
H
X
X
X
H
H or L  
H
X
TRANSFER STORED DATA  
TO A AND/OR B  
STORAGE FROM  
A, B, OR A AND B  
Figure 1. Bus-Management Functions  
4
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢑ ꢒꢑ ꢌꢅ ꢋꢓꢆ ꢀꢔ ꢋꢁ ꢆ ꢍꢀꢆ ꢕ ꢍꢅ ꢖ ꢔꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
functional block diagram  
V
CC  
62  
Boundary-Scan Register  
1OE  
53  
55  
54  
59  
60  
1DIR  
1CLKBA  
1SBA  
1CLKAB  
1SAB  
C1  
1D  
63  
51  
1B1  
1A1  
2OE  
C1  
1D  
One of Nine Channels  
V
CC  
21  
30  
27  
28  
2DIR  
2CLKBA  
2SBA  
23  
22  
2CLKAB  
2SAB  
C1  
1D  
10  
40  
2B1  
2A1  
C1  
1D  
One of Nine Channels  
Bypass Register  
Boundary-Control  
Register  
Identification  
Register  
V
58  
CC  
24  
TDO  
Instruction  
Register  
TDI  
V
CC  
56  
TMS  
TCK  
TAP  
Controller  
26  
5
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢃꢄꢅ  
ꢊꢃ  
ꢊꢋ  
ꢏ  
ꢄꢅ  
ꢈꢉ  
ꢉꢌ  
ꢓꢖ  
ꢍꢖ  
ꢆꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
Terminal Functions  
TERMINAL NAME  
DESCRIPTION  
1A1−1A9, 2A1−2A9 Normal-function A-bus I/O ports. See function table for normal-mode logic.  
1B1−1B9, 2B1−2B9 Normal-function B-bus I/O ports. See function table for normal-mode logic.  
1CLKAB, 1CLKBA,  
Normal-function clock inputs. See function table for normal-mode logic.  
2CLKAB, 2CLKBA  
1DIR, 2DIR  
GND  
Normal-function direction controls. See function table for normal-mode logic.  
Ground  
Normal-function output enables. See function table for normal-mode logic. An internal pullup at each terminal forces the  
terminal to a high level if left unconnected.  
1OE, 2OE  
1SAB, 1SBA,  
2SAB, 2SBA  
Normal-function select controls. See function table for normal-mode logic.  
Test clock. One of four terminals required by IEEE Std 1149.1-1990. Test operations of the device are synchronous to  
TCK. Data is captured on the rising edge of TCK and outputs change on the falling edge of TCK.  
TCK  
TDI  
Test data input. One of four terminals required by IEEE Std 1149.1-1990. TDI is the serial input for shifting data through  
the instruction register or selected data register. An internal pullup forces TDI to a high level if left unconnected.  
Test data output. One of four terminals required by IEEE Std 1149.1-1990. TDO is the serial output for shifting data  
through the instruction register or selected data register.  
TDO  
TMS  
Test mode select. One of four terminals required by IEEE Std 1149.1-1990. TMS directs the device through its TAP  
controller states. An internal pullup forces TMS to a high level if left unconnected.  
V
CC  
Supply voltage  
6
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢑ ꢒꢑ ꢌꢅ ꢋꢓꢆ ꢀꢔ ꢋꢁ ꢆ ꢍꢀꢆ ꢕ ꢍꢅ ꢖ ꢔꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
test architecture  
Serial-test information is conveyed by means of a 4-wire test bus or TAP that conforms to IEEE Std 1149.1-1990.  
Test instructions, test data, and test control signals all are passed along this serial-test bus. The TAP controller  
monitors two signals from the test bus, TCK and TMS. The TAP controller extracts the synchronization (TCK)  
and state control (TMS) signals from the test bus and generates the appropriate on-chip control signals for the  
test structures in the device. Figure 2 shows the TAP-controller state diagram.  
The TAP controller is fully synchronous to the TCK signal. Input data is captured on the rising edge of TCK and  
output data changes on the falling edge of TCK. This scheme ensures data to be captured is valid for fully  
one-half of the TCK cycle.  
The functional block diagram illustrates the IEEE Std 1149.1-1990 4-wire test bus and boundary-scan  
architecture and the relationship among the test bus, the TAP controller, and the test registers. As illustrated,  
the device contains an 8-bit instruction register and four test-data registers: a 52-bit boundary-scan register, a  
3-bit boundary-control register, a 1-bit bypass register, and a 32-bit device-identification register.  
Test-Logic-Reset  
TMS = H  
TMS = L  
TMS = H  
TMS = H  
TMS = H  
Run-Test/Idle  
Select-DR-Scan  
TMS = L  
Select-IR-Scan  
TMS = L  
TMS = L  
TMS = H  
TMS = H  
Capture-DR  
TMS = L  
Capture-IR  
TMS = L  
Shift-DR  
Shift-IR  
TMS = L  
TMS = L  
TMS = H  
TMS = H  
TMS = H  
Exit1-IR  
TMS = H  
Exit1-DR  
TMS = L  
TMS = L  
Pause-DR  
TMS = H  
Pause-IR  
TMS = H  
Exit2-IR  
TMS = L  
TMS = L  
TMS = L  
TMS = L  
Exit2-DR  
TMS = H  
TMS = H  
Update-IR  
Update-DR  
TMS = H  
TMS = L  
TMS = H  
TMS = L  
Figure 2. TAP-Controller State Diagram  
7
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢃꢄꢅ  
ꢊꢃ  
ꢊꢋ  
ꢏ  
ꢄꢅ  
ꢉꢌ  
ꢓꢖ  
ꢍꢖ  
ꢆꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
state diagram description  
The TAP controller is a synchronous finite-state machine that provides test control signals throughout the  
device. The state diagram shown in Figure 2 is in accordance with IEEE Std 1149.1-1990. The TAP controller  
proceeds through its states, based on the level of TMS at the rising edge of TCK.  
As shown, the TAP controller consists of 16 states. There are six stable states (indicated by a looping arrow in  
the state diagram) and ten unstable states. A stable state is defined as a state the TAP controller can retain for  
consecutive TCK cycles. Any state that does not meet this criterion is an unstable state.  
There are two main paths through the state diagram: one to access and control the selected data register and  
one to access and control the instruction register. Only one register can be accessed at a time.  
Test-Logic-Reset  
The device powers up in the Test-Logic-Reset state. In the stable Test-Logic-Reset state, the test logic is reset  
and is disabled so that the normal logic function of the device is performed. The instruction register is reset to  
an opcode that selects the optional IDCODE instruction, if supported, or the BYPASS instruction. Certain data  
registers also can be reset to their power-up values.  
The state machine is constructed such that the TAP controller returns to the Test-Logic-Reset state in no more  
than five TCK cycles if TMS is left high. The TMS pin has an internal pullup resistor that forces it high if left  
unconnected or if a board defect causes it to be open circuited.  
For the SN74LVTH18646A and SN74LVTH182646A, the instruction register is reset to the binary value  
10000001, which selects the IDCODE instruction. Bits 51−48 in the boundary-scan register are reset to logic  
0, ensuring that these cells, which control A-port and B-port outputs, are set to benign values (i.e., if test mode  
were invoked, the outputs would be at high-impedance state). Reset values of other bits in the boundary-scan  
register should be considered indeterminate. The boundary-control register is reset to the binary value 010,  
which selects the PSA test operation.  
Run-Test/Idle  
The TAP controller must pass through the Run-Test/Idle state (from Test-Logic-Reset) before executing any test  
operations. The Run-Test/Idle state also can be entered following data-register or instruction-register scans.  
Run-Test/Idle is a stable state in which the test logic can be actively running a test or can be idle. The test  
operations selected by the boundary-control register are performed while the TAP controller is in the  
Run-Test/Idle state.  
Select-DR-Scan, Select-lR-Scan  
No specific function is performed in the Select-DR-Scan and Select-lR-Scan states, and the TAP controller exits  
either of these states on the next TCK cycle. These states allow the selection of either data-register scan or  
instruction-register scan.  
Capture-DR  
When a data-register scan is selected, the TAP controller must pass through the Capture-DR state. In the  
Capture-DR state, the selected data register can capture a data value as specified by the current instruction.  
Such capture operations occur on the rising edge of TCK, upon which the TAP controller exits the  
Capture-DR state.  
8
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢑ ꢒꢑ ꢌꢅ ꢋꢓꢆ ꢀꢔ ꢋꢁ ꢆ ꢍꢀꢆ ꢕ ꢍꢅ ꢖ ꢔꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
Shift-DR  
Upon entry to the Shift-DR state, the data register is placed in the scan path between TDI and TDO and, on the  
first falling edge of TCK, TDO goes from the high-impedance state to an active state. TDO enables to the logic  
level present in the least-significant bit of the selected data register.  
While in the stable Shift-DR state, data is shifted serially through the selected data register on each TCK cycle.  
The first shift occurs on the first rising edge of TCK after entry to the Shift-DR state (i.e., no shifting occurs during  
the TCK cycle in which the TAP controller changes from Capture-DR to Shift-DR or from Exit2-DR to Shift-DR).  
The last shift occurs on the rising edge of TCK, upon which the TAP controller exits the Shift-DR state.  
Exit1-DR, Exit2-DR  
The Exit1-DR and Exit2-DR states are temporary states that end a data-register scan. It is possible to return  
to the Shift-DR state from either Exit1-DR or Exit2-DR without recapturing the data register. On the first falling  
edge of TCK after entry to Exit1-DR, TDO goes from the active state to the high-impedance state.  
Pause-DR  
No specific function is performed in the stable Pause-DR state, in which the TAP controller can remain  
indefinitely. The Pause-DR state suspends and resumes data-register scan operations without loss of data.  
Update-DR  
If the current instruction calls for the selected data register to be updated with current data, such update occurs  
on the falling edge of TCK, following entry to the Update-DR state.  
Capture-IR  
When an instruction-register scan is selected, the TAP controller must pass through the Capture-IR state. In  
the Capture-IR state, the instruction register captures its current status value. This capture operation occurs  
on the rising edge of TCK, upon which the TAP controller exits the Capture-IR state. For the SN74LVTH18646A  
and SN74LVTH182646A, the status value loaded in the Capture-IR state is the fixed binary value 10000001.  
Shift-IR  
Upon entry to the Shift-IR state, the instruction register is placed in the scan path between TDI and TDO and,  
on the first falling edge of TCK, TDO goes from the high-impedance state to the active state. TDO enables to  
the logic level present in the least-significant bit of the instruction register.  
While in the stable Shift-IR state, instruction data is shifted serially through the instruction-register on each TCK  
cycle. The first shift occurs on the first rising edge of TCK after entry to the Shift-IR state (i.e., no shifting occurs  
during the TCK cycle in which the TAP controller changes from Capture-IR to Shift-IR or from Exit2-IR to  
Shift-IR). The last shift occurs on the rising edge of TCK, upon which the TAP controller exits the Shift-IR state.  
Exit1-IR, Exit2-IR  
The Exit1-IR and Exit2-IR states are temporary states that end an instruction-register scan. It is possible to  
return to the Shift-IR state from either Exit1-IR or Exit2-IR without recapturing the instruction register. On the  
first falling edge of TCK after entry to Exit1-IR, TDO goes from the active state to the high-impedance state.  
Pause-IR  
No specific function is performed in the stable Pause-IR state, in which the TAP controller can remain  
indefinitely. The Pause-IR state suspends and resumes instruction-register scan operations without loss  
of data.  
Update-IR  
The current instruction is updated and takes effect on the falling edge of TCK, following entry to the  
Update-IR state.  
9
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢃꢄꢅ  
ꢊꢃ  
ꢊꢋ  
ꢏ  
ꢄꢅ  
ꢆꢇ  
ꢓꢆ  
ꢉꢌ  
ꢓꢖ  
ꢍꢖ  
ꢆꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
register overview  
With the exception of the bypass and device-identification registers, any test register can be thought of as a  
serial-shift register with a shadow latch on each bit. The bypass and device-identification registers differ in that  
they contain only a shift register. During the appropriate capture state (Capture-IR for instruction register,  
Capture-DR for data registers), the shift register can be parallel loaded from a source specified by the current  
instruction. During the appropriate shift state (Shift-IR or Shift-DR), the contents of the shift register are shifted  
out from TDO while new contents are shifted in at TDI. During the appropriate update state (Update-IR or  
Update-DR), the shadow latches are updated from the shift register.  
instruction register description  
The instruction register (IR) is eight bits long and tells the device what instruction is to be executed. Information  
contained in the instruction includes the mode of operation (either normal mode, in which the device performs  
its normal logic function, or test mode, in which the normal logic function is inhibited or altered), the test operation  
to be performed, which of the four data registers is to be selected for inclusion in the scan path during  
data-register scans, and the source of data to be captured into the selected data register during Capture-DR.  
Table 3 lists the instructions supported by the SN74LVTH18646A and SN74LVTH182646A. The even-parity  
feature specified for SCOPE devices is supported in this device. Bit 7 of the instruction opcode is the parity bit.  
Any instructions that are defined for SCOPE devices, but are not supported by this device, default to BYPASS.  
During Capture-IR, the IR captures the binary value 10000001. As an instruction is shifted in, this value is shifted  
out via TDO and can be inspected as verification that the IR is in the scan path. During Update-IR, the value  
that has been shifted into the IR is loaded into shadow latches. At this time, the current instruction is updated,  
and any specified mode change takes effect. At power up or in the Test-Logic-Reset state, the IR is reset to the  
binary value 10000001, which selects the IDCODE instruction. The IR order of scan is shown in Figure 3.  
Bit 7  
Parity  
(MSB)  
Bit 0  
(LSB)  
TDI  
TDO  
Bit 6  
Bit 5  
Bit 4  
Bit 3  
Bit 2  
Bit 1  
Figure 3. Instruction Register Order of Scan  
10  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
data register description  
boundary-scan register  
The boundary-scan register (BSR) is 52 bits long. It contains one boundary-scan cell (BSC) for each  
normal-function input pin, one BSC for each normal-function I/O pin (one single cell for both input data and  
output data), and one BSC for each of the internally decoded output-enable signals (1OEA, 2OEA, 1OEB,  
2OEB). The BSR is used 1) to store test data that is to be applied externally to the device output pins, and/or  
2) to capture data that appears internally at the outputs of the normal on-chip logic and/or externally at the device  
input pins.  
The source of data to be captured into the BSR during Capture-DR is determined by the current instruction. The  
contents of the BSR can change during Run-Test/Idle, as determined by the current instruction. At power up  
or in Test-Logic-Reset, BSCs 51−48 are reset to logic 0, ensuring that these cells, which control A-port and  
B-port outputs, are set to benign values (i.e., if test mode were invoked, the outputs would be at high-impedance  
state). Reset values of other BSCs should be considered indeterminate.  
When external data is to be captured, the BSCs for signals 1OEA, 2OEA, 1OEB, and 2OEB capture logic values  
determined by the following positive-logic equations:  
1OEA + 1OE 1DIR, 2OEA + 2OE 2DIR, 1OEB + 1OE DIR, 2OEB + 2OE DIR  
When data is to be applied externally, these BSCs control the drive state (active or high impedance) of their  
respective outputs.  
The BSR order of scan is from TDI through bits 51−0 to TDO. Table 1 shows the BSR bits and their associated  
device pin signals.  
Table 1. Boundary-Scan Register Configuration  
BSR BIT  
NUMBER  
DEVICE  
SIGNAL  
BSR BIT  
NUMBER  
DEVICE  
SIGNAL  
BSR BIT  
NUMBER  
DEVICE  
SIGNAL  
51  
50  
49  
48  
47  
46  
45  
44  
43  
42  
41  
40  
39  
38  
37  
36  
−−  
−−  
2OEB  
1OEB  
2OEA  
1OEA  
2DIR  
35  
34  
33  
32  
31  
30  
29  
28  
27  
26  
25  
24  
23  
22  
21  
20  
19  
18  
2A9-I/O  
2A8-I/O  
2A7-I/O  
2A6-I/O  
2A5-I/O  
2A4-I/O  
2A3-I/O  
2A2-I/O  
2A1-I/O  
1A9-I/O  
1A8-I/O  
1A7-I/O  
1A6-I/O  
1A5-I/O  
1A4-I/O  
1A3-I/O  
1A2-I/O  
1A1-I/O  
17  
16  
15  
14  
13  
12  
11  
10  
9
2B9-I/O  
2B8-I/O  
2B7-I/O  
2B6-I/O  
2B5-I/O  
2B4-I/O  
2B3-I/O  
2B2-I/O  
2B1-I/O  
1B9-I/O  
1B8-I/O  
1B7-I/O  
1B6-I/O  
1B5-I/O  
1B4-I/O  
1B3-I/O  
1B2-I/O  
1B1-I/O  
1DIR  
2OE  
1OE  
2CLKAB  
1CLKAB  
2CLKBA  
1CLKBA  
2SAB  
1SAB  
2SBA  
1SBA  
−−  
8
7
6
5
4
3
2
1
−−  
0
11  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢃꢄꢅ  
ꢊꢃ  
ꢊꢋ  
ꢏ  
ꢄꢅ  
ꢓꢆ  
ꢉꢌ  
ꢍꢖ  
ꢆꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
boundary-control register  
The boundary-control register (BCR) is three bits long. The BCR is used in the context of the RUNT instruction  
to implement additional test operations not included in the basic SCOPE instruction set. Such operations include  
PRPG, PSA, and binary count up (COUNT). Table 4 shows the test operations that are decoded by the BCR.  
During Capture-DR, the contents of the BCR are not changed. At power up or in Test-Logic-Reset, the BCR is  
reset to the binary value 010, which selects the PSA test operation. The boundary-control register order of scan  
is shown in Figure 4.  
Bit 2  
(MSB)  
Bit 0  
(LSB)  
TDI  
TDO  
Bit 1  
Figure 4. Boundary-Control Register Order of Scan  
bypass register  
The bypass register is a 1-bit scan path that can be selected to shorten the length of the system scan path,  
reducing the number of bits per test pattern that must be applied to complete a test operation. During  
Capture-DR, the bypass register captures a logic 0. The bypass register order of scan is shown in Figure 5.  
TDI  
TDO  
Bit 0  
Figure 5. Bypass Register Order of Scan  
12  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢑ ꢒꢑ ꢌꢅ ꢋꢓꢆ ꢀꢔ ꢋꢁ ꢆ ꢍꢀꢆ ꢕ ꢍꢅ ꢖ ꢔꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
device-identification register  
The device-identification register (IDR) is 32 bits long. It can be selected and read to identify the manufacturer,  
part number, and version of this device.  
For the SN74LVTH18646A, the binary value 00100000000000011110000000101111 (2001E02F, hex) is  
captured (during Capture-DR state) in the device-identification register to identify this device as TI  
SN74LVTH18646A.  
For the SN74LVTH182646A, the binary value 00100000000000100011000000101111 (2002302F, hex) is  
captured (during Capture-DR state) in the device-identification register to identify this device as TI  
SN74LVTH182646A.  
The device-identification register order of scan is from TDI through bits 31−0 to TDO. Table 2 shows the  
device-identification register bits and their significance.  
Table 2. Device-Identification Register Configuration  
IDR BIT  
NUMBER  
IDENTIFICATION  
SIGNIFICANCE  
IDR BIT  
NUMBER  
IDENTIFICATION  
SIGNIFICANCE  
IDR BIT  
NUMBER  
IDENTIFICATION  
SIGNIFICANCE  
31  
30  
29  
28  
−−  
−−  
−−  
−−  
−−  
−−  
−−  
−−  
−−  
−−  
−−  
−−  
VERSION3  
27  
26  
25  
24  
23  
22  
21  
20  
19  
18  
17  
16  
15  
14  
13  
12  
PARTNUMBER15  
PARTNUMBER14  
PARTNUMBER13  
PARTNUMBER12  
PARTNUMBER11  
PARTNUMBER10  
PARTNUMBER09  
PARTNUMBER08  
PARTNUMBER07  
PARTNUMBER06  
PARTNUMBER05  
PARTNUMBER04  
PARTNUMBER03  
PARTNUMBER02  
PARTNUMBER01  
PARTNUMBER00  
11  
10  
9
MANUFACTURER10  
MANUFACTURER09  
MANUFACTURER08  
MANUFACTURER07  
MANUFACTURER06  
MANUFACTURER05  
MANUFACTURER04  
MANUFACTURER03  
MANUFACTURER02  
MANUFACTURER01  
MANUFACTURER00  
VERSION2  
VERSION1  
VERSION0  
8
−−  
−−  
−−  
−−  
−−  
−−  
−−  
−−  
−−  
−−  
−−  
−−  
7
6
5
4
3
2
1
0
LOGIC1  
−−  
−−  
−−  
−−  
−−  
−−  
−−  
−−  
Note that, for TI products, bits 11−0 of the device-identification register always contain the binary value 000000101111  
(02F, hex).  
13  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢃꢄꢅ  
ꢊꢋ  
ꢆꢇ  
ꢈꢉ  
ꢓꢖ  
ꢆꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
instruction-register opcode description  
The instruction-register opcodes are shown in Table 3. The following descriptions detail the operation of  
each instruction.  
Table 3. Instruction-Register Opcodes  
BINARY CODE  
BIT 7 BIT 0  
MSB LSB  
SELECTED  
DATA REGISTER  
SCOPE OPCODE  
DESCRIPTION  
MODE  
00000000  
10000001  
10000010  
00000011  
10000100  
00000101  
00000110  
10000111  
10001000  
00001001  
00001010  
10001011  
00001100  
10001101  
10001110  
00001111  
All others  
EXTEST  
IDCODE  
Boundary scan  
Identification read  
Boundary scan  
Device identification  
Boundary scan  
Bypass  
Test  
Normal  
Normal  
Normal  
Normal  
Normal  
Modified test  
Test  
SAMPLE/PRELOAD  
Sample boundary  
BYPASS  
BYPASS  
BYPASS  
HIGHZ  
Bypass scan  
Bypass scan  
Bypass  
Bypass scan  
Bypass  
Control boundary to high impedance  
Control boundary to 1/0  
Bypass scan  
Bypass  
CLAMP  
Bypass  
BYPASS  
Bypass  
Normal  
Test  
RUNT  
Boundary run test  
Bypass  
READBN  
READBT  
CELLTST  
TOPHIP  
SCANCN  
SCANCT  
BYPASS  
Boundary read  
Boundary scan  
Boundary scan  
Boundary scan  
Bypass  
Normal  
Test  
Boundary read  
Boundary self test  
Boundary toggle outputs  
Boundary-control register scan  
Boundary-control register scan  
Bypass scan  
Normal  
Test  
Boundary control  
Boundary control  
Bypass  
Normal  
Test  
Normal  
Bit 7 is used to maintain even parity in the 8-bit instruction.  
The BYPASS instruction is executed in lieu of a SCOPE instruction that is not supported in the SN74LVTH18646 or SN74LVTH182646.  
boundary scan  
This instruction conforms to the IEEE Std 1149.1-1990 EXTEST instruction. The BSR is selected in the scan  
path. Data appearing at the device input and I/O pins is captured in the associated BSCs. Data that has been  
scanned into the I/O BSCs for pins in the output mode is applied to the device I/O pins. Data present at the device  
pins is passed through the BSCs to the normal on-chip logic. For I/O pins, the operation of a pin as input or output  
is determined by the contents of the output-enable BSCs (bits 51−48 of the BSR). When a given output enable  
is active (logic 1), the associated I/O pins operate in the output mode. Otherwise, the I/O pins operate in the  
input mode. The device operates in the test mode.  
identification read  
This instruction conforms to the IEEE Std 1149.1-1990 IDCODE instruction. The device identification register  
is selected in the scan path. The device operates in the normal mode.  
sample boundary  
This instruction conforms to the IEEE Std 1149.1-1990 SAMPLE/PRELOAD instruction. The BSR is selected  
in the scan path. Data appearing at the device input pins and I/O pins in the input mode is captured in the  
associated BSCs, while data appearing at the outputs of the normal on-chip logic is captured in the BSCs  
associated with I/O pins in the output mode. The device operates in the normal mode.  
14  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
bypass scan  
This instruction conforms to the IEEE Std 1149.1-1990 BYPASS instruction. The bypass register is selected in  
the scan path. A logic 0 value is captured in the bypass register during Capture-DR. The device operates in the  
normal mode.  
control boundary to high impedance  
This instruction conforms to the IEEE Std 1149.1a-1993 HIGHZ instruction. The bypass register is selected in  
the scan path. A logic 0 value is captured in the bypass register during Capture-DR. The device operates in a  
modified test mode in which all device I/O pins are placed in the high-impedance state, the device input pins  
remain operational, and the normal on-chip logic function is performed.  
control boundary to 1/0  
This instruction conforms to the IEEE Std 1149.1a-1993 CLAMP instruction. The bypass register is selected in  
the scan path. A logic 0 value is captured in the bypass register during Capture-DR. Data in the I/O BSCs for  
pins in the output mode is applied to the device I/O pins. The device operates in the test mode.  
boundary-run test  
The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during  
Capture-DR. The device operates in the test mode. The test operation specified in the BCR is executed during  
Run-Test/Idle. The five test operations decoded by the BCR are: sample inputs/toggle outputs (TOPSIP),  
PRPG, PSA, simultaneous PSA and PRPG (PSA/PRPG), and simultaneous PSA and binary count up  
(PSA/COUNT).  
boundary read  
The BSR is selected in the scan path. The value in the BSR remains unchanged during Capture-DR. This  
instruction is useful for inspecting data after a PSA operation.  
boundary self test  
The BSR is selected in the scan path. All BSCs capture the inverse of their current values during Capture-DR.  
In this way, the contents of the shadow latches can be read out to verify the integrity of both shift-register and  
shadow-latch elements of the BSR. The device operates in the normal mode.  
boundary toggle outputs  
The bypass register is selected in the scan path. A logic 0 value is captured in the bypass register during  
Capture-DR. Data in the shift-register elements of the selected output-mode BSCs is toggled on each rising  
edge of TCK in Run-Test/Idle and then is updated in the shadow latches and thereby applied to the associated  
device I/O pins on each falling edge of TCK in Run-Test/Idle. Data in the input-mode BSCs remains constant.  
Data appearing at the device input or I/O pins is not captured in the input-mode BSCs. The device operates in  
the test mode.  
boundary-control-register scan  
The BCR is selected in the scan path. The value in the BCR remains unchanged during Capture-DR. This  
operation must be performed before a boundary-run test operation to specify which test operation is to  
be executed.  
15  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢃꢄꢅ  
ꢏ  
ꢄꢅ  
ꢆꢇ  
ꢈꢉ  
ꢓꢆ  
ꢉꢌ  
ꢓꢖ  
ꢍꢖ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
boundary-control-register opcode description  
The BCR opcodes are decoded from BCR bits 2−0 as shown in Table 4. The selected test operation is performed  
while the RUNT instruction is executed in the Run-Test/Idle state. The following descriptions detail the operation  
of each BCR instruction and illustrate the associated PSA and PRPG algorithms.  
Table 4. Boundary-Control Register Opcodes  
BINARY CODE  
BIT 2 BIT 0  
MSB LSB  
DESCRIPTION  
X00  
X01  
X10  
011  
111  
Sample inputs/toggle outputs (TOPSIP)  
Pseudo-random pattern generation/36-bit mode (PRPG)  
Parallel-signature analysis/36-bit mode (PSA)  
Simultaneous PSA and PRPG/18-bit mode (PSA/PRPG)  
Simultaneous PSA and binary count up/18-bit mode (PSA/COUNT)  
While the control input BSCs (bits 51−36) are not included in the toggle, PSA, PRPG, or COUNT algorithms,  
the output-enable BSCs (bits 51−48 of the BSR) control the drive state (active or high impedance) of the selected  
device output pins. These BCR instructions are valid only when both bytes of the device are operating in one  
direction of data flow (that is, 1OEA 1OEB and 2OEA 2OEB) and in the same direction of data flow (that is,  
1OEA = 2OEA and 1OEB = 2OEB). Otherwise, the bypass instruction is operated.  
sample inputs/toggle outputs (TOPSIP)  
Data appearing at the selected device input-mode I/O pins is captured in the shift-register elements of the  
associated BSCs on each rising edge of TCK. Data in the shift-register elements of the selected output-mode  
BSCs is toggled on each rising edge of TCK, updated in the shadow latches, and applied to the associated  
device I/O pins on each falling edge of TCK.  
16  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢑ ꢒꢑ ꢌꢅ ꢋꢓꢆ ꢀꢔ ꢋꢁ ꢆ ꢍꢀꢆ ꢕ ꢍꢅ ꢖ ꢔꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
pseudorandom pattern generation (PRPG)  
A pseudorandom pattern is generated in the shift-register elements of the selected BSCs on each rising edge  
of TCK, updated in the shadow latches, and applied to the associated device output-mode I/O pins on each  
falling edge of TCK. Figures 6 and 7 illustrate the 36-bit linear-feedback shift-register algorithms through which  
the patterns are generated. An initial seed value should be scanned into the BSR before performing this  
operation. A seed value of all zeroes does not produce additional patterns.  
2A9-I/O 2A8-I/O 2A7-I/O 2A6-I/O 2A5-I/O 2A4-I/O 2A3-I/O 2A2-I/O 2A1-I/O  
1A9-I/O 1A8-I/O 1A7-I/O 1A6-I/O 1A5-I/O 1A4-I/O 1A3-I/O 1A2-I/O 1A1-I/O  
2B9-I/O 2B8-I/O 2B7-I/O 2B6-I/O 2B5-I/O 2B4-I/O 2B3-I/O 2B2-I/O 2B1-I/O  
=
1B9-I/O 1B8-I/O 1B7-I/O 1B6-I/O 1B5-I/O 1B4-I/O 1B3-I/O 1B2-I/O 1B1-I/O  
Figure 6. 36-Bit PRPG Configuration (1OEA = 2OEA = 0, 1OEB = 2OEB = 1)  
17  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢃꢄꢅ  
ꢊꢃ  
ꢊꢋ  
ꢆꢇ  
ꢈꢉ  
ꢓꢆ  
ꢉꢌ  
ꢍꢖ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
2B9-I/O 2B8-I/O 2B7-I/O 2B6-I/O 2B5-I/O 2B4-I/O 2B3-I/O 2B2-I/O 2B1-I/O  
1B9-I/O 1B8-I/O 1B7-I/O 1B6-I/O 1B5-I/O 1B4-I/O 1B3-I/O 1B2-I/O 1B1-I/O  
2A9-I/O 2A8-I/O 2A7-I/O 2A6-I/O 2A5-I/O 2A4-I/O 2A3-I/O 2A2-I/O 2A1-I/O  
=
1A9-I/O 1A8-I/O 1A7-I/O 1A6-I/O 1A5-I/O 1A4-I/O 1A3-I/O 1A2-I/O 1A1-I/O  
Figure 7. 36-Bit PRPG Configuration (1OEA = 2OEA = 1, 1OEB = 2OEB = 0)  
18  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢑ ꢒꢑ ꢌꢅ ꢋꢓꢆ ꢀꢔ ꢋꢁ ꢆ ꢍꢀꢆ ꢕ ꢍꢅ ꢖ ꢔꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
parallel-signature analysis (PSA)  
Data appearing at the selected device input-mode I/O pins is compressed into a 36-bit parallel signature in the  
shift-register elements of the selected BSCs on each rising edge of TCK. Data in the shadow latches of the  
selected output-mode BSCs remains constant and is applied to the associated device I/O pins. Figures 8 and 9  
illustrate the 36-bit linear-feedback shift-register algorithms through which the signature is generated. An initial  
seed value should be scanned into the BSR before performing this operation.  
2A9-I/O 2A8-I/O 2A7-I/O 2A6-I/O 2A5-I/O 2A4-I/O 2A3-I/O 2A2-I/O 2A1-I/O  
1A9-I/O 1A8-I/O 1A7-I/O 1A6-I/O 1A5-I/O 1A4-I/O 1A3-I/O 1A2-I/O 1A1-I/O  
2B9-I/O 2B8-I/O 2B7-I/O 2B6-I/O 2B5-I/O 2B4-I/O 2B3-I/O 2B2-I/O 2B1-I/O  
=
=
1B9-I/O 1B8-I/O 1B7-I/O 1B6-I/O 1B5-I/O 1B4-I/O 1B3-I/O 1B2-I/O 1B1-I/O  
Figure 8. 36-Bit PSA Configuration (1OEA = 2OEA = 0, 1OEB = 2OEB = 1)  
19  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢏ  
ꢄꢅ  
ꢆꢇ  
ꢓꢆ  
ꢉꢌ  
ꢓꢖ  
ꢍꢖ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
2B9-I/O 2B8-I/O 2B7-I/O 2B6-I/O 2B5-I/O 2B4-I/O 2B3-I/O 2B2-I/O 2B1-I/O  
1B9-I/O 1B8-I/O 1B7-I/O 1B6-I/O 1B5-I/O 1B4-I/O 1B3-I/O 1B2-I/O 1B1-I/O  
2A9-I/O 2A8-I/O 2A7-I/O 2A6-I/O 2A5-I/O 2A4-I/O 2A3-I/O 2A2-I/O 2A1-I/O  
=
=
1A9-I/O 1A8-I/O 1A7-I/O 1A6-I/O 1A5-I/O 1A4-I/O 1A3-I/O 1A2-I/O 1A1-I/O  
Figure 9. 36-Bit PSA Configuration (1OEA = 2OEA = 1, 1OEB = 2OEB = 0)  
20  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢑ ꢒꢑ ꢌꢅ ꢋꢓꢆ ꢀꢔ ꢋꢁ ꢆ ꢍꢀꢆ ꢕ ꢍꢅ ꢖ ꢔꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
simultaneous PSA and PRPG (PSA/PRPG)  
Data appearing at the selected device input-mode I/O pins is compressed into an 18-bit parallel signature in  
the shift-register elements of the selected input-mode BSCs on each rising edge of TCK. At the same time, an  
18-bit pseudorandom pattern is generated in the shift-register elements of the selected output-mode BSCs on  
each rising edge of TCK, updated in the shadow latches, and applied to the associated device I/O pins on each  
falling edge of TCK. Figures 10 and 11 illustrate the 18-bit linear-feedback shift-register algorithms through  
which the signature and patterns are generated. An initial seed value should be scanned into the BSR before  
performing this operation. A seed value of all zeroes does not produce additional patterns.  
2A9-I/O 2A8-I/O 2A7-I/O 2A6-I/O 2A5-I/O 2A4-I/O 2A3-I/O 2A2-I/O 2A1-I/O  
1A9-I/O 1A8-I/O 1A7-I/O 1A6-I/O 1A5-I/O 1A4-I/O 1A3-I/O 1A2-I/O 1A1-I/O  
2B9-I/O 2B8-I/O 2B7-I/O 2B6-I/O 2B5-I/O 2B4-I/O 2B3-I/O 2B2-I/O 2B1-I/O  
=
=
1B9-I/O 1B8-I/O 1B7-I/O 1B6-I/O 1B5-I/O 1B4-I/O 1B3-I/O 1B2-I/O 1B1-I/O  
Figure 10. 18-Bit PSA/PRPG Configuration (1OEA = 2OEA = 0, 1OEB = 2OEB = 1)  
21  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢃꢄꢅ  
ꢊꢃ  
ꢊꢋ  
ꢏ  
ꢄꢅ  
ꢆꢇ  
ꢓꢆ  
ꢉꢌ  
ꢓꢖ  
ꢍꢖ  
ꢆꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
2B9-I/O 2B8-I/O 2B7-I/O 2B6-I/O 2B5-I/O 2B4-I/O 2B3-I/O 2B2-I/O 2B1-I/O  
1B9-I/O 1B8-I/O 1B7-I/O 1B6-I/O 1B5-I/O 1B4-I/O 1B3-I/O 1B2-I/O 1B1-I/O  
2A9-I/O 2A8-I/O 2A7-I/O 2A6-I/O 2A5-I/O 2A4-I/O 2A3-I/O 2A2-I/O 2A1-I/O  
=
=
1A9-I/O 1A8-I/O 1A7-I/O 1A6-I/O 1A5-I/O 1A4-I/O 1A3-I/O 1A2-I/O 1A1-I/O  
Figure 11. 18-Bit PSA/PRPG Configuration (1OEA = 2OEA = 1, 1OEB = 2OEB = 0)  
22  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢑ ꢒꢑ ꢌꢅ ꢋꢓꢆ ꢀꢔ ꢋꢁ ꢆ ꢍꢀꢆ ꢕ ꢍꢅ ꢖ ꢔꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
simultaneous PSA and binary count up (PSA/COUNT)  
Data appearing at the selected device input-mode I/O pins is compressed into an 18-bit parallel signature in  
the shift-register elements of the selected input-mode BSCs on each rising edge of TCK. At the same time, an  
18-bit binary count-up pattern is generated in the shift-register elements of the selected output-mode BSCs on  
each rising edge of TCK, updated in the shadow latches, and applied to the associated device I/O pins on each  
falling edge of TCK. Figures 12 and 13 illustrate the 18-bit linear-feedback shift-register algorithms through  
which the signature is generated. An initial seed value should be scanned into the BSR before performing  
this operation.  
2A9-I/O 2A8-I/O 2A7-I/O 2A6-I/O 2A5-I/O 2A4-I/O 2A3-I/O 2A2-I/O 2A1-I/O  
1A9-I/O 1A8-I/O 1A7-I/O 1A6-I/O 1A5-I/O 1A4-I/O 1A3-I/O 1A2-I/O 1A1-I/O  
MSB  
2B9-I/O 2B8-I/O 2B7-I/O 2B6-I/O 2B5-I/O 2B4-I/O 2B3-I/O 2B2-I/O 2B1-I/O  
LSB  
=
=
1B9-I/O 1B8-I/O 1B7-I/O 1B6-I/O 1B5-I/O 1B4-I/O 1B3-I/O 1B2-I/O 1B1-I/O  
Figure 12. 18-Bit PSA/COUNT Configuration (1OEA = 2OEA = 0, 1OEB = 2OEB = 1)  
23  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢃꢄꢅ  
ꢊꢃ  
ꢊꢋ  
ꢏ  
ꢈꢉ  
ꢓꢆ  
ꢉꢌ  
ꢓꢖ  
ꢍꢖ  
ꢆꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
2B9-I/O 2B8-I/O 2B7-I/O 2B6-I/O 2B5-I/O 2B4-I/O 2B3-I/O 2B2-I/O 2B1-I/O  
1B9-I/O 1B8-I/O 1B7-I/O 1B6-I/O 1B5-I/O 1B4-I/O 1B3-I/O 1B2-I/O 1B1-I/O  
MSB  
2A9-I/O 2A8-I/O 2A7-I/O 2A6-I/O 2A5-I/O 2A4-I/O 2A3-I/O 2A2-I/O 2A1-I/O  
LSB  
=
=
1A9-I/O 1A8-I/O 1A7-I/O 1A6-I/O 1A5-I/O 1A4-I/O 1A3-I/O 1A2-I/O 1A1-I/O  
Figure 13. 18-Bit PSA/COUNT Configuration (1OEA = 2OEA = 1, 1OEB = 2OEB = 0)  
24  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
timing description  
All test operations of the SN74LVTH18646A and SN74LVTH182646A are synchronous to the TCK signal. Data  
on the TDI, TMS, and normal-function inputs is captured on the rising edge of TCK. Data appears on the TDO  
and normal-function output pins on the falling edge of TCK. The TAP controller is advanced through its states  
(as shown in Figure 2) by changing the value of TMS on the falling edge of TCK and then applying a rising edge  
to TCK.  
A simple timing example is shown in Figure 14. In this example, the TAP controller begins in the  
Test-Logic-Reset state and is advanced through its states, as necessary, to perform one instruction-register  
scan and one data-register scan. While in the Shift-IR and Shift-DR states, TDI is used to input serial data, and  
TDO is used to output serial data. The TAP controller then is returned to the Test-Logic-Reset state. Table 5  
explains the operation of the test circuitry during each TCK cycle.  
Table 5. Explanation of Timing Example  
TCK  
CYCLE(S)  
TAP STATE  
AFTER TCK  
DESCRIPTION  
TMS is changed to a logic 0 value on the falling edge of TCK to begin advancing the TAP controller toward  
the desired state.  
1
Test-Logic-Reset  
2
3
4
Run-Test/Idle  
Select-DR-Scan  
Select-IR-Scan  
The IR captures the 8-bit binary value 10000001 on the rising edge of TCK as the TAP controller exits the  
Capture-IR state.  
5
6
Capture-IR  
Shift-IR  
TDO becomes active and TDI is made valid on the falling edge of TCK. The first bit is shifted into the TAP on  
the rising edge of TCK as the TAP controller advances to the next state.  
One bit is shifted into the IR on each TCK rising edge. With TDI held at a logic 1 value, the 8-bit binary value  
11111111 is serially scanned into the IR. At the same time, the 8-bit binary value 10000001 is serially scanned  
out of the IR via TDO. In TCK cycle 13, TMS is changed to a logic 1 value to end the IR scan on the next TCK  
cycle. The last bit of the instruction is shifted as the TAP controller advances from Shift-IR to Exit1-IR.  
7−13  
Shift-IR  
14  
15  
16  
Exit1-IR  
Update-IR  
TDO becomes inactive (goes to the high-impedance state) on the falling edge of TCK.  
The IR is updated with the new instruction (BYPASS) on the falling edge of TCK.  
Select-DR-Scan  
The bypass register captures a logic 0 value on the rising edge of TCK as the TAP controller exits the  
Capture-DR state.  
17  
18  
Capture-DR  
Shift-DR  
TDO becomes active and TDI is made valid on the falling edge of TCK. The first bit is shifted into the TAP on  
the rising edge of TCK as the TAP controller advances to the next state.  
19−20  
21  
Shift-DR  
Exit1-DR  
The binary value 101 is shifted in via TDI, while the binary value 010 is shifted out via TDO.  
TDO becomes inactive (goes to the high-impedance state) on the falling edge of TCK.  
In general, the selected data register is updated with the new data on the falling edge of TCK.  
22  
Update-DR  
23  
Select-DR-Scan  
Select-IR-Scan  
24  
25  
Test-Logic-Reset Test operation completed  
25  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢃꢄꢅ  
ꢏ  
ꢆꢇ  
ꢈꢉ  
ꢓꢆ  
ꢉꢌ  
ꢓꢖ  
ꢍꢖ  
ꢆꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
1
2
3
4
5
6
7
8
9
10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25  
TCK  
TMS  
TDI  
TDO  
TAP  
Controller  
State  
3-State (TDO) or Don’t Care (TDI)  
Figure 14. Timing Example  
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)  
Supply voltage range, V  
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −0.5 V to 4.6 V  
CC  
Input voltage range, V (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −0.5 V to 7 V  
I
Voltage range applied to any output in the high or power-off state, V (see Note 1) . . . . . . . . . −0.5 V to 7 V  
O
Current into any output in the low state, I : SN74LVTH18646A . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 128 mA  
O
SN74LVTH182646A (A port or TDO) . . . . . . . . . . . . . . . 128 mA  
SN74LVTH182646A (B port) . . . . . . . . . . . . . . . . . . . . . . . 30 mA  
Current into any output in the high state, I (see Note 2): SN74LVTH18646A . . . . . . . . . . . . . . . . . . . . 64 mA  
O
SN74LVTH182646A (A port or TDO) . . . . 64 mA  
SN74LVTH182646A (B port) . . . . . . . . . . . 30 mA  
Input clamp current, I (V < 0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −50 mA  
IK  
OK  
I
Output clamp current, I  
(V < 0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −50 mA  
O
Package thermal impedance, θ (see Note 3) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 67°C/W  
JA  
stg  
Storage temperature range, T  
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . −65°C to 150°C  
Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and  
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not  
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.  
NOTES: 1. The input and output negative-voltage ratings can be exceeded if the input and output clamp-current ratings are observed.  
2. This current flows only when the output is in the high state and V > V  
.
CC  
O
3. The package thermal impedance is calculated in accordance with JESD 51.  
26  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢑ ꢒꢑ ꢌꢅ ꢋꢓꢆ ꢀꢔ ꢋꢁ ꢆ ꢍꢀꢆ ꢕ ꢍꢅ ꢖ ꢔꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
recommended operating conditions  
SN74LVTH18646A-EP  
UNIT  
MIN  
2.7  
2
MAX  
V
V
V
V
Supply voltage  
3.6  
V
V
CC  
High-level input voltage  
Low-level input voltage  
Input voltage  
IH  
0.8  
5.5  
−32  
32  
V
IL  
V
I
I
I
I
High-level output current  
Low-level output current  
Low-level output current  
Input transition rise or fall rate  
Operating free-air temperature  
mA  
mA  
mA  
ns/V  
°C  
OH  
OL  
64  
OL  
t/v  
Outputs enabled  
10  
T
A
−40  
85  
Current duty cycle 50%, f 1 kHz  
27  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢃꢄꢅ  
ꢊꢃ  
ꢊꢋ  
ꢏ  
ꢄꢅ  
ꢆꢇ  
ꢈꢉ  
ꢓꢆ  
ꢉꢌ  
ꢓꢖ  
ꢍꢖ  
ꢆꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
electrical characteristics over recommended operating free-air temperature range (unless  
otherwise noted)  
SN74LVTH18646A-EP  
PARAMETER  
TEST CONDITIONS  
UNIT  
MIN TYP  
MAX  
V
V
V
V
V
= 2.7 V,  
I = −18 mA  
−1.2  
V
IK  
CC  
CC  
CC  
I
= MIN to MAX ,  
I
I
I
I
I
I
I
I
I
= −100 µA  
= −3 mA  
= −8 mA  
= −32 mA  
= 100 µA  
= 24 mA  
= 16 mA  
= 32 mA  
= 64 mA  
V
CC  
−0.2  
2.4  
2.4  
2
OH  
OH  
OH  
OH  
OL  
OL  
OL  
OL  
OL  
= 2.7 V,  
V
V
OH  
V
= 3 V  
CC  
CC  
0.2  
0.5  
0.4  
0.5  
0.55  
1
V
= 2.7 V  
V
OL  
V
CC  
= 3 V  
V
V
= 3.6 V,  
V = V or GND  
I CC  
CC  
CLK, DIR,  
S, TCK  
= 0 or MAX ,  
V = 5.5 V  
I
10  
CC  
V = 5.5 V  
I
50  
OE, TDI,  
TMS  
V = V  
1
V
= 3.6 V  
= 3.6 V  
I
CC  
CC  
CC  
I
I
µA  
V = 0  
I
−25  
−100  
20  
V = 5.5 V  
I
A or B  
V = V  
1
V
I
CC  
§
ports  
V = 0  
I
−5  
I
I
V
V
= 0,  
V or V = 0 to 4.5 V  
100  
500  
µA  
µA  
off  
CC  
I
O
V = 0.8 V  
I
75  
150  
A or B  
ports  
= 3 V  
CC  
I(hold)  
V = 2 V  
I
−75  
−150 −500  
I
I
I
I
TDO  
TDO  
TDO  
TDO  
V
CC  
V
CC  
V
CC  
V
CC  
= 3.6 V,  
V
O
V
O
V
O
V
O
= 3 V  
1
−1  
50  
50  
µA  
µA  
µA  
µA  
OZH  
= 3.6 V,  
= 0.5 V  
OZL  
= 0 to 1.5 V,  
= 1.5 V to 0,  
= 0.5 V or 3 V  
= 0.5 V or 3 V  
OZPU  
OZPD  
Outputs high  
Outputs low  
0.6  
20  
2
24  
2
I
V
= 3.6 V, I = 0, V = V  
CC  
or GND  
mA  
CC  
CC  
CC  
O
I
Outputs disabled  
0.6  
#
V
= 3 V to 3.6 V, One input at V  
CC  
− 0.6 V, Other inputs at V  
or GND  
0.5  
mA  
pF  
pF  
pF  
I  
CC  
CC  
C
C
C
V = 3 V or 0  
I
4
10  
8
i
V
O
= 3 V or 0  
= 3 V or 0  
io  
o
V
O
§
#
All typical values are at V  
= 3.3 V, T = 25°C.  
A
CC  
For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.  
Unused pins at V  
The parameter I  
I(hold)  
or GND  
includes the off-state output leakage current.  
CC  
This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V  
or GND.  
CC  
28  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢑ ꢒꢑ ꢌꢅ ꢋꢓꢆ ꢀꢔ ꢋꢁ ꢆ ꢍꢀꢆ ꢕ ꢍꢅ ꢖ ꢔꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
timing requirements over recommended operating free-air temperature range (unless otherwise  
noted) (normal mode) (see Figure 15)  
SN74LVTH18646A-EP  
V = 3.3 V  
CC  
0.3 V  
V
CC  
= 2.7 V  
UNIT  
MIN  
MAX  
MIN  
0
MAX  
f
t
t
t
Clock frequency  
Pulse duration  
Setup time  
CLKAB or CLKBA  
0
3.8  
2.9  
0.8  
120  
100  
MHz  
ns  
clock  
CLKAB or CLKBA high or low  
A before CLKABor B before CLKBA↑  
A after CLKABor B after CLKBA↑  
5
w
3.1  
0.2  
ns  
su  
h
Hold time  
ns  
timing requirements over recommended operating free-air temperature range (unless otherwise  
noted) (test mode) (see Figure 15)  
SN74LVTH18646A-EP  
V = 3.3 V  
CC  
0.3 V  
V
CC  
= 2.7 V  
UNIT  
MIN  
MAX  
MIN  
0
MAX  
f
t
Clock frequency  
Pulse duration  
TCK  
0
9.5  
6.5  
2.5  
2.5  
1.5  
1.5  
1.5  
50  
50  
40  
MHz  
ns  
clock  
TCK high or low  
10.5  
7
w
A, B, CLK, DIR, OE or S before TCK↑  
TDI before TCK↑  
3.5  
3.5  
1
t
Setup time  
Hold time  
ns  
ns  
su  
h
TMS before TCK↑  
A, B, CLK, DIR, OE or S after TCK↑  
TDI after TCK↑  
1
t
TMS after TCK↑  
1
t
t
Delay time  
Rise time  
Power up to TCK↑  
50  
1
ns  
d
V
CC  
power up  
1
µs  
r
29  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢃꢄꢅ  
ꢊꢃ  
ꢊꢋ  
ꢏ  
ꢆꢇ  
ꢈꢉ  
ꢓꢆ  
ꢉꢌ  
ꢓꢖ  
ꢍꢖ  
ꢆꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
switching characteristics over recommended operating free-air temperature range (unless  
otherwise noted) (normal mode) (see Figure 15)  
SN74LVTH18646A-EP  
V
= 3.3 V  
FROM  
(INPUT)  
TO  
(OUTPUT)  
CC  
0.3 V  
V
= 2.7 V  
MAX  
PARAMETER  
UNIT  
CC  
MIN  
MAX  
MIN  
f
t
t
t
t
t
t
t
t
t
t
t
t
t
t
CLKAB or CLKBA  
A or B  
120  
1.5  
1.5  
1.5  
1.5  
1.5  
1.5  
1.5  
1.5  
1.5  
1.5  
2.5  
2.5  
3
100  
MHz  
ns  
max  
4.7  
4.7  
6.5  
6.5  
7.5  
7.5  
7.8  
7.8  
8.1  
8.1  
9.7  
8.6  
10.4  
9.1  
5.2  
5.2  
7.1  
7.1  
8.4  
8.4  
8.6  
8.6  
9
PLH  
PHL  
PLH  
PHL  
PLH  
PHL  
PZH  
PZL  
PZH  
PZL  
PHZ  
PLZ  
PHZ  
PLZ  
B or A  
B or A  
B or A  
B or A  
B or A  
B or A  
CLKAB or CLKBA  
ns  
ns  
ns  
ns  
ns  
SAB or SBA  
DIR  
OE  
9
10.6  
9.3  
11.1  
9.7  
DIR  
B or A  
ns  
OE  
3
switching characteristics over recommended operating free-air temperature range (unless  
otherwise noted) (test mode) (see Figure 15)  
SN74LVTH18646A-EP  
V
= 3.3 V  
FROM  
(INPUT)  
TO  
(OUTPUT)  
CC  
0.3 V  
V
= 2.7 V  
MAX  
PARAMETER  
UNIT  
CC  
MIN  
MAX  
MIN  
f
t
t
t
t
t
t
t
t
t
t
t
t
TCK  
50  
2.5  
2.5  
1
40  
MHz  
ns  
max  
14  
14  
5.5  
6.5  
17  
17  
5.5  
5.5  
18  
17  
7
17  
17  
PLH  
PHL  
PLH  
PHL  
PZH  
PZL  
PZH  
PZL  
PHZ  
PLZ  
PHZ  
PLZ  
TCK↓  
A or B  
TDO  
6.5  
7.5  
20  
TCK↓  
TCK↓  
TCK↓  
TCK↓  
TCK↓  
ns  
ns  
ns  
ns  
ns  
1.5  
4
A or B  
TDO  
4
20  
1
6.5  
6.5  
20  
1.5  
4
A or B  
TDO  
4
18.5  
8.5  
8
1.5  
1.5  
7
30  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
recommended operating conditions  
SN74LVTH182646A-EP  
UNIT  
MIN  
2.7  
2
MAX  
V
V
V
V
Supply voltage  
3.6  
V
V
V
V
CC  
IH  
IL  
I
High-level input voltage  
Low-level input voltage  
Input voltage  
0.8  
5.5  
−32  
−12  
32  
A port, TDO  
B port  
I
High-level output current  
Low-level output current  
mA  
mA  
OH  
OL  
A port, TDO  
B port  
I
I
12  
Low-level output current  
A port, TDO  
Outputs enabled  
64  
mA  
ns/V  
°C  
OL  
t/v  
Input transition rise or fall rate  
Operating free-air temperature  
10  
T
A
−40  
85  
Current duty cycle 50%, f 1 kHz  
ꢠꢥ ꢟ ꢞ ꢰꢦ ꢪꢝ ꢧ ꢟ ꢥ ꢡꢨ ꢠꢥ ꢱ ꢥ ꢬꢡ ꢪꢤꢥ ꢦꢜꢒ ꢔ ꢝꢧ ꢩꢧ ꢢꢜ ꢥꢩ ꢞꢟ ꢜꢞ ꢢ ꢠꢧ ꢜꢧ ꢧꢦ ꢠ ꢡꢜ ꢝꢥꢩ  
ꢢ ꢝꢧ ꢦ ꢰꢥ ꢡꢩ ꢠꢞ ꢟ ꢢ ꢡꢦ ꢜꢞ ꢦꢣꢥ ꢜ ꢝꢥ ꢟ ꢥ ꢪꢩ ꢡꢠ ꢣꢢꢜ ꢟ ꢮ ꢞꢜꢝ ꢡꢣꢜ ꢦꢡꢜ ꢞꢢꢥ ꢒ  
31  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢃꢄꢅ  
ꢊꢋ  
ꢏ  
ꢄꢅ  
ꢈꢉ  
ꢓꢆ  
ꢉꢌ  
ꢓꢖ  
ꢍꢖ  
ꢆꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
electrical characteristics over recommended operating free-air temperature range (unless  
otherwise noted)  
SN74LVTH182646A-EP  
PARAMETER  
TEST CONDITIONS  
UNIT  
MIN TYP  
MAX  
V
V
V
V
= 2.7 V,  
I = −18 mA  
−1.2  
V
IK  
CC  
CC  
CC  
I
= MIN to MAX , I  
= −100 µA  
V
CC  
−0.2  
2.4  
2.4  
2
OH  
= 2.7 V,  
I
I
I
I
I
I
I
I
I
I
= −3 mA  
= −8 mA  
= −32 mA  
= −12 mA  
= 100 µA  
= 24 mA  
= 16 mA  
= 32 mA  
= 64 mA  
= 12 mA  
OH  
OH  
OH  
OH  
OL  
OL  
OL  
OL  
OL  
OL  
A port, TDO  
B port  
V
OH  
V
V
V
= 3 V  
CC  
CC  
2
0.2  
0.5  
0.4  
0.5  
0.55  
0.8  
1
V
= 2.7 V  
A port, TDO  
B port  
V
OL  
V
CC  
= 3 V  
V
V
= 3.6 V,  
V = V or GND  
I CC  
CC  
CLK, DIR,  
S, TCK  
= 0 or MAX ,  
V = 5.5 V  
I
10  
CC  
V = 5.5 V  
50  
I
OE, TDI,  
TMS  
V = V  
I CC  
1
I
I
µA  
V = 0  
I
−25  
−100  
20  
V
CC  
= 3.6 V  
V = 5.5 V  
I
§
V = V  
1
A or B ports  
I
CC  
V = 0  
I
−5  
I
I
V
V
= 0,  
V or V = 0 to 4.5 V  
100  
500  
µA  
µA  
off  
CC  
I
O
V = 0.8 V  
75  
150  
I
= 3 V  
A or B ports  
CC  
I(hold)  
V = 2 V  
I
−75  
−150 −500  
I
I
I
I
V
CC  
V
CC  
V
CC  
V
CC  
= 3.6 V,  
V
O
V
O
V
O
V
O
= 3 V  
TDO  
TDO  
1
−1  
50  
50  
µA  
µA  
µA  
µA  
OZH  
= 3.6 V,  
= 0.5 V  
OZL  
= 0 to 1.5 V,  
= 1.5 V to 0,  
= 0.5 V or 3 V TDO  
= 0.5 V or 3 V TDO  
OZPU  
OZPD  
Outputs high  
Outputs low  
0.6  
20  
2
24  
2
I
V
= 3.6 V, I = 0, V = V  
CC  
or GND  
mA  
CC  
CC  
CC  
O
I
Outputs disabled  
0.6  
#
V
= 3 V to 3.6 V, One input at V  
CC  
− 0.6 V, Other inputs at V  
or GND  
0.5  
mA  
pF  
pF  
pF  
I  
CC  
CC  
C
C
C
V = 3 V or 0  
I
4
10  
8
i
V
= 3 V or 0  
= 3 V or 0  
io  
o
O
O
V
§
#
All typical values are at V  
CC  
= 3.3 V, T = 25°C.  
A
For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.  
Unused pins at V or GND  
CC  
The parameter I  
includes the off-state ouput leakage current.  
This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V  
I(hold)  
or GND.  
CC  
ꢠ ꢥ ꢟ ꢞ ꢰ ꢦ ꢪꢝ ꢧ ꢟ ꢥ ꢡꢨ ꢠꢥ ꢱ ꢥ ꢬ ꢡꢪ ꢤꢥ ꢦ ꢜꢒ ꢔ ꢝꢧ ꢩꢧ ꢢꢜ ꢥꢩ ꢞꢟ ꢜꢞ ꢢ ꢠꢧ ꢜꢧ ꢧꢦ ꢠ ꢡꢜ ꢝꢥꢩ  
ꢢ ꢝ ꢧ ꢦ ꢰꢥ ꢡꢩ ꢠꢞ ꢟ ꢢ ꢡꢦ ꢜꢞ ꢦꢣ ꢥ ꢜ ꢝꢥ ꢟ ꢥ ꢪꢩ ꢡ ꢠꢣꢢ ꢜꢟ ꢮ ꢞꢜꢝ ꢡꢣꢜ ꢦꢡꢜ ꢞꢢꢥ ꢒ  
ꢥꢟ  
32  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢑ ꢒꢑ ꢌꢅ ꢋꢓꢆ ꢀꢔ ꢋꢁ ꢆ ꢍꢀꢆ ꢕ ꢍꢅ ꢖ ꢔꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
timing requirements over recommended operating free-air temperature range (unless otherwise  
noted) (normal mode) (see Figure 15)  
SN74LVTH182646A-EP  
V = 3.3 V  
CC  
0.3 V  
V
CC  
= 2.7 V  
UNIT  
MIN  
MAX  
MIN  
0
MAX  
f
t
t
t
Clock frequency  
Pulse duration  
Setup time  
CLKAB or CLKBA  
0
3.8  
2.9  
0.8  
120  
100  
MHz  
ns  
clock  
CLKAB or CLKBA high or low  
A before CLKABor B before CLKBA↑  
A after CLKABor B after CLKBA↑  
5
w
3.1  
0.2  
ns  
su  
h
Hold time  
ns  
timing requirements over recommended operating free-air temperature range (unless otherwise  
noted) (test mode) (see Figure 15)  
SN74LVTH182646A-EP  
V = 3.3 V  
CC  
0.3 V  
V
CC  
= 2.7 V  
UNIT  
MIN  
MAX  
MIN  
0
MAX  
f
t
Clock frequency  
Pulse duration  
TCK  
0
9.5  
6.5  
2.5  
2.5  
1.5  
1.5  
1.5  
50  
50  
40  
MHz  
ns  
clock  
TCK high or low  
10.5  
7
w
A, B, CLK, DIR, OE or S before TCK↑  
TDI before TCK↑  
3.5  
3.5  
1
t
Setup time  
Hold time  
ns  
ns  
su  
h
TMS before TCK↑  
A, B, CLK, DIR, OE or S after TCK↑  
TDI after TCK↑  
1
t
TMS after TCK↑  
1
t
t
Delay time  
Rise time  
Power up to TCK↑  
50  
1
ns  
d
V
CC  
power up  
1
µs  
r
ꢠꢥ ꢟ ꢞ ꢰꢦ ꢪꢝ ꢧ ꢟ ꢥ ꢡꢨ ꢠꢥ ꢱ ꢥ ꢬꢡ ꢪꢤꢥ ꢦꢜꢒ ꢔ ꢝꢧ ꢩꢧ ꢢꢜ ꢥꢩ ꢞꢟ ꢜꢞ ꢢ ꢠꢧ ꢜꢧ ꢧꢦ ꢠ ꢡꢜ ꢝꢥꢩ  
ꢢ ꢝꢧ ꢦ ꢰꢥ ꢡꢩ ꢠꢞ ꢟ ꢢ ꢡꢦ ꢜꢞ ꢦꢣꢥ ꢜ ꢝꢥ ꢟ ꢥ ꢪꢩ ꢡꢠ ꢣꢢꢜ ꢟ ꢮ ꢞꢜꢝ ꢡꢣꢜ ꢦꢡꢜ ꢞꢢꢥ ꢒ  
33  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢃꢄꢅ  
ꢊꢃ  
ꢊꢋ  
ꢏ  
ꢄꢅ  
ꢆꢇ  
ꢓꢆ  
ꢉꢌ  
ꢍꢖ  
ꢆꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
switching characteristics over recommended operating free-air temperature range (unless  
otherwise noted) (normal mode) (see Figure 15)  
SN74LVTH182646A-EP  
V
= 3.3 V  
FROM  
(INPUT)  
TO  
(OUTPUT)  
CC  
0.3 V  
V
= 2.7 V  
MAX  
PARAMETER  
UNIT  
CC  
MIN  
MAX  
MIN  
f
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
CLKAB or CLKBA  
B
120  
1.5  
1.5  
1.5  
1.5  
1.5  
1.5  
1.5  
1.5  
1.5  
1.5  
1.5  
1.5  
1.5  
1.5  
1.5  
1.5  
2.5  
2.5  
3
100  
MHz  
ns  
max  
4.7  
4.7  
5.6  
5.6  
6.5  
6.5  
7.3  
7.3  
7.5  
7.5  
8
5.2  
5.2  
6.2  
6.2  
7.1  
7.1  
8.2  
8.2  
8.4  
8.4  
8.8  
8.8  
8.8  
8.8  
9.4  
9.4  
10.6  
9.3  
11.1  
9.7  
PLH  
PHL  
PLH  
PHL  
PLH  
PHL  
PLH  
PHL  
PLH  
PHL  
PLH  
PHL  
PZH  
PZL  
PZH  
PZL  
PHZ  
PLZ  
PHZ  
PLZ  
A
B
A
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
CLKBA  
CLKAB  
SBA  
SAB  
DIR  
A
B
A
B
8
8.1  
8.1  
8.6  
8.6  
9.7  
8.6  
10.4  
9.1  
B or A  
B or A  
B or A  
OE  
DIR  
B or A  
ns  
OE  
3
switching characteristics over recommended operating free-air temperature range (unless  
otherwise noted) (test mode) (see Figure 15)  
SN74LVTH182646A-EP  
V
= 3.3 V  
FROM  
(INPUT)  
TO  
(OUTPUT)  
CC  
0.3 V  
V
= 2.7 V  
MAX  
PARAMETER  
UNIT  
CC  
MIN  
MAX  
MIN  
f
t
t
t
t
t
t
t
t
t
t
t
t
TCK  
50  
2.5  
2.5  
1
40  
MHz  
ns  
max  
14  
14  
5.5  
6.5  
17  
17  
5.5  
5.5  
18  
17  
7
17  
17  
PLH  
PHL  
PLH  
PHL  
PZH  
PZL  
PZH  
PZL  
PHZ  
PLZ  
PHZ  
PLZ  
TCK↓  
A or B  
TDO  
6.5  
7.5  
20  
TCK↓  
TCK↓  
TCK↓  
TCK↓  
TCK↓  
ns  
ns  
ns  
ns  
ns  
1.5  
4
A or B  
TDO  
4
20  
1
6.5  
6.5  
20  
1.5  
4
A or B  
TDO  
4
18.5  
8.5  
8
1.5  
1.5  
7
ꢠ ꢥ ꢟ ꢞ ꢰ ꢦ ꢪꢝ ꢧ ꢟ ꢥ ꢡꢨ ꢠꢥ ꢱ ꢥ ꢬ ꢡꢪ ꢤꢥ ꢦ ꢜꢒ ꢔ ꢝꢧ ꢩꢧ ꢢꢜ ꢥꢩ ꢞꢟ ꢜꢞ ꢢ ꢠꢧ ꢜꢧ ꢧꢦ ꢠ ꢡꢜ ꢝꢥꢩ  
ꢢ ꢝ ꢧ ꢦ ꢰꢥ ꢡꢩ ꢠꢞ ꢟ ꢢ ꢡꢦ ꢜꢞ ꢦꢣ ꢥ ꢜ ꢝꢥ ꢟ ꢥ ꢪꢩ ꢡ ꢠꢣꢢ ꢜꢟ ꢮ ꢞꢜꢝ ꢡꢣꢜ ꢦꢡꢜ ꢞꢢꢥ ꢒ  
34  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
ꢑ ꢒꢑ ꢌꢅ ꢋꢓꢆ ꢀꢔ ꢋꢁ ꢆ ꢍꢀꢆ ꢕ ꢍꢅ ꢖ ꢔꢍ  
SCAS745A − DECEMBER 2003 − REVISED APRIL 2004  
PARAMETER MEASUREMENT INFORMATION  
6 V  
TEST  
S1  
Open  
S1  
500 Ω  
From Output  
Under Test  
t
/t  
PLH PHL  
Open  
6 V  
GND  
t
/t  
PLZ PZL  
C
= 50 pF  
t
/t  
GND  
L
PHZ PZH  
500 Ω  
(see Note A)  
2.7 V  
0 V  
LOAD CIRCUIT  
1.5 V  
Timing Input  
Data Input  
t
w
t
t
h
su  
2.7 V  
3 V  
0 V  
1.5 V  
1.5 V  
Input  
1.5 V  
1.5 V  
0 V  
VOLTAGE WAVEFORMS  
PULSE DURATION  
VOLTAGE WAVEFORMS  
SETUP AND HOLD TIMES  
2.7 V  
0 V  
2.7 V  
0 V  
Output  
Control  
1.5 V  
1.5 V  
Input  
1.5 V  
1.5 V  
t
t
PLZ  
t
t
t
PHL  
PZL  
PLH  
PHL  
Output  
Waveform 1  
S1 at 6 V  
3 V  
V
V
OH  
1.5 V  
Output  
1.5 V  
1.5 V  
1.5 V  
t
V
V
+ 0.3 V  
OL  
V
OL  
(see Note B)  
OL  
t
t
PZH  
PHZ  
PLH  
Output  
Waveform 2  
S1 at GND  
V
OH  
V
V
OH  
− 0.3 V  
OH  
1.5 V  
Output  
1.5 V  
0 V  
(see Note B)  
OL  
VOLTAGE WAVEFORMS  
PROPAGATION DELAY TIMES  
INVERTING AND NONINVERTING OUTPUTS  
VOLTAGE WAVEFORMS  
ENABLE AND DISABLE TIMES  
LOW- AND HIGH-LEVEL ENABLING  
NOTES: A. includes probe and jig capacitance.  
C
L
B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control.  
Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.  
C. All input pulses are supplied by generators having the following characteristics: PRR 10 MHz, Z = 50 , t 2.5 ns, t 2.5 ns.  
O
r
f
D. The outputs are measured one at a time, with one transition per measurement.  
Figure 15. Load Circuit and Voltage Waveforms  
35  
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
PACKAGE OPTION ADDENDUM  
www.ti.com  
29-Jun-2006  
PACKAGING INFORMATION  
Orderable Device  
Status (1)  
Package Package  
Pins Package Eco Plan (2) Lead/Ball Finish MSL Peak Temp (3)  
Qty  
Type  
LQFP  
LQFP  
Drawing  
8V18646AIPMREP  
V62/04731-01XE  
ACTIVE  
ACTIVE  
PM  
64  
64  
1000  
1000  
TBD  
TBD  
CU NIPDAU Level-3-220C-168 HR  
CU NIPDAU Level-3-220C-168 HR  
PM  
(1) The marketing status values are defined as follows:  
ACTIVE: Product device recommended for new designs.  
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.  
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in  
a new design.  
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.  
OBSOLETE: TI has discontinued the production of the device.  
(2)  
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check  
http://www.ti.com/productcontent for the latest availability information and additional product content details.  
TBD: The Pb-Free/Green conversion plan has not been defined.  
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements  
for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered  
at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.  
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and  
package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS  
compatible) as defined above.  
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame  
retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)  
(3)  
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder  
temperature.  
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is  
provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the  
accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take  
reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on  
incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited  
information may not be available for release.  
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI  
to Customer on an annual basis.  
Addendum-Page 1  
MECHANICAL DATA  
MTQF008A – JANUARY 1995 – REVISED DECEMBER 1996  
PM (S-PQFP-G64)  
PLASTIC QUAD FLATPACK  
0,27  
0,17  
0,50  
M
0,08  
33  
48  
49  
32  
64  
17  
0,13 NOM  
1
16  
7,50 TYP  
Gage Plane  
10,20  
SQ  
9,80  
0,25  
12,20  
SQ  
0,05 MIN  
0°7°  
11,80  
1,45  
1,35  
0,75  
0,45  
Seating Plane  
0,08  
1,60 MAX  
4040152/C 11/96  
NOTES: A. All linear dimensions are in millimeters.  
B. This drawing is subject to change without notice.  
C. Falls within JEDEC MS-026  
D. May also be thermally enhanced plastic with leads connected to the die pads.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  
IMPORTANT NOTICE  
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications,  
enhancements, improvements, and other changes to its products and services at any time and to discontinue  
any product or service without notice. Customers should obtain the latest relevant information before placing  
orders and should verify that such information is current and complete. All products are sold subject to TI’s terms  
and conditions of sale supplied at the time of order acknowledgment.  
TI warrants performance of its hardware products to the specifications applicable at the time of sale in  
accordance with TI’s standard warranty. Testing and other quality control techniques are used to the extent TI  
deems necessary to support this warranty. Except where mandated by government requirements, testing of all  
parameters of each product is not necessarily performed.  
TI assumes no liability for applications assistance or customer product design. Customers are responsible for  
their products and applications using TI components. To minimize the risks associated with customer products  
and applications, customers should provide adequate design and operating safeguards.  
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right,  
copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process  
in which TI products or services are used. Information published by TI regarding third-party products or services  
does not constitute a license from TI to use such products or services or a warranty or endorsement thereof.  
Use of such information may require a license from a third party under the patents or other intellectual property  
of the third party, or a license from TI under the patents or other intellectual property of TI.  
Reproduction of information in TI data books or data sheets is permissible only if reproduction is without  
alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction  
of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for  
such altered documentation.  
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that  
product or service voids all express and any implied warranties for the associated TI product or service and  
is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.  
Following are URLs where you can obtain information on other Texas Instruments products and application  
solutions:  
Products  
Applications  
Audio  
Amplifiers  
amplifier.ti.com  
www.ti.com/audio  
Data Converters  
dataconverter.ti.com  
Automotive  
www.ti.com/automotive  
DSP  
dsp.ti.com  
Broadband  
Digital Control  
Military  
www.ti.com/broadband  
www.ti.com/digitalcontrol  
www.ti.com/military  
Interface  
Logic  
interface.ti.com  
logic.ti.com  
Power Mgmt  
Microcontrollers  
power.ti.com  
Optical Networking  
Security  
www.ti.com/opticalnetwork  
www.ti.com/security  
www.ti.com/telephony  
www.ti.com/video  
microcontroller.ti.com  
Low Power Wireless www.ti.com/lpw  
Telephony  
Video & Imaging  
Wireless  
www.ti.com/wireless  
Mailing Address:  
Texas Instruments  
Post Office Box 655303 Dallas, Texas 75265  
Copyright 2006, Texas Instruments Incorporated  
厂商 型号 描述 页数 下载

TI

8V16245AMDLREPG4 具有三态输出的3.3V ABT 16位总线收发器[ 3.3-V ABT 16-BIT BUS TRANSCEIVER WITH 3-STATE OUTPUTS ] 17 页

TI

8V18502AIPMREP 3.3 -V ABT扫描测试了18位通用总线收发器器件[ 3.3-V ABT SCAN TEST DEVICES WITH 18-BIT UNIVERSAL BUS TRANSCEIVERS ] 42 页

TI

8V18512IDGGREP [ LVT SERIES, DUAL 9-BIT BOUNDARY SCAN REG TRANSCEIVER, TRUE OUTPUT, PDSO64, PLASTIC, TSSOP-64 ] 36 页

TI

8V18646AIPMREP 3.3 -V 18位收发器和寄存器的ABT SVAN试验装置[ 3.3-V ABT SVAN TEST DEVICES WITH 18-BIT TRANSCEIVERS AND REGISTERS ] 41 页

IDT

8V19N472 [ FemtoClock NG Jit ter At tenuator and Clock Synthesizer ] 77 页

IDT

8V19N472BFGI [ FemtoClock NG Jit ter At tenuator and Clock Synthesizer ] 77 页

IDT

8V19N472BFGI8 [ FemtoClock NG Jit ter At tenuator and Clock Synthesizer ] 77 页

IDT

8V19N478 [ FemtoClock NG Jit ter At tenuator and Clock Synthesizer ] 70 页

IDT

8V19N478BDGI [ FemtoClock NG Jit ter At tenuator and Clock Synthesizer ] 70 页

IDT

8V19N478BDGI8 [ FemtoClock NG Jit ter At tenuator and Clock Synthesizer ] 70 页

PDF索引:

A

B

C

D

E

F

G

H

I

J

K

L

M

N

O

P

Q

R

S

T

U

V

W

X

Y

Z

0

1

2

3

4

5

6

7

8

9

IC型号索引:

A

B

C

D

E

F

G

H

I

J

K

L

M

N

O

P

Q

R

S

T

U

V

W

X

Y

Z

0

1

2

3

4

5

6

7

8

9

Copyright 2024 gkzhan.com Al Rights Reserved 京ICP备06008810号-21 京

0.236254s