找货询价

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

QQ咨询

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

技术支持

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

售后咨询

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

5V925BQGI8

型号:

5V925BQGI8

描述:

可编程LVCMOS / LVTTL时钟发生器[ Programmable LVCMOS/LVTTL Clock Generator ]

品牌:

IDT[ INTEGRATED DEVICE TECHNOLOGY ]

页数:

18 页

PDF大小:

830 K

Programmable LVCMOS/LVTTL  
Clock Generator  
IDT5V925BI  
DATA SHEET  
General Description  
Features  
The IDT5V925BI is a high-performance, low skew, low jitter  
phase-locked loop (PLL) clock driver. It provides precise phase and  
frequency alignment of its clock outputs to an externally applied  
clock input or internal crystal oscillator. The IDT5V925BI has been  
specially designed to interface with Gigabit Ethernet and Fast  
Ethernet applications by providing a 125MHz clock from 25MHz  
input. It can also be programmed to provide output frequencies  
ranging from 3.125MHz to 160MHz with input frequencies ranging  
from 3.125MHz to 80MHz.  
3V to 3.6V operating voltage  
3.125MHz to 160MHz output frequency range  
Four programmable frequency LVCMOS/LVTTL outputs  
Input from fundamental crystal oscillator or external source  
Balanced drive outputs 12mA  
PLL disable mode for low frequency testing  
Select inputs (S[1:0]) for divide selection (multiply ratio of 2, 3, 4,  
5, 6, 7 and 8)  
The IDT5V925BI includes an internal RC filter that provides  
excellent jitter characteristics and eliminates the need for external  
components. When using the optional crystal input, the chip accepts  
a 10-30MHz fundamental mode crystal with a maximum equivalent  
series resistance of 50. The on-chip crystal oscillator includes the  
feedback resistor and crystal capacitors (nominal load capacitance  
is 18pF).  
5V tolerant inputs  
Low output skew/jitter  
External PLL feedback, internal loop filter  
-40°C to 85°C ambient operating temperature  
Available in Lead-free (RoHS 6) package  
Pin Assignment  
Applications  
VDD  
GND  
Q2  
1
2
3
4
5
6
7
8
S1  
S0  
16  
15  
14  
13  
12  
11  
10  
Ethernet/fast ethernet  
Router  
GNDQ  
VDDQ  
X1  
Q1  
Network switches  
SAN  
Q0  
X2  
Q/N  
GND  
OE  
Instrumentation  
CLKIN  
FB  
9
IDT5V925BI  
16 LEAD QSOP  
0.194” x 0.236” x 0.058” package body  
Q Package  
Top View  
Block Diagram  
S0  
S1  
SELECT  
MODE  
FB  
PHASE  
DETECTOR  
LOOP  
FILTER  
VCO  
0
1
CLKIN  
VCO  
DIVIDE  
1/N  
Q/N  
Q0  
Q1  
Q2  
X2  
X1  
XTAL  
OSC  
OPTIONAL  
CRYSTAL  
OE  
IDT5V925BQGI REVISION B JANUARY 21, 2011  
1
©2011 Integrated Device Technology, Inc.  
IDT5V925BI Data Sheet  
PROGRAMMABLE LVCMOS/LVTTL CLOCK GENERATOR  
Table 1. Pin Descriptions  
Number  
Name  
Type  
Pullup/  
Pulldown  
Description  
1, 2  
S1, S0  
Input  
Three level divider/mode select pins. Float to MID.  
3
4
5
6
7
GNDQ  
VDDQ  
X1(1)  
Power  
Power  
Input  
Ground supply for PLL.  
Power supply for PLL.  
Crystal oscillator input. Connected to GND if oscillator not required.  
Crystal oscillator output. Leave unconnected for clock input.  
Clock input.  
X2(1)  
Output  
Input  
CLKIN  
PLL feedback input which should be connected to Q/N output pin only. PLL locks  
onto positive edge of FB signal.  
8
9
FB  
Input  
Input  
High-Impedance output enable. When asserted HIGH, clock outputs are high  
impedance.  
OE  
10, 15  
11  
GND  
Q/N  
Power  
Output  
Output  
Power  
Ground supply for output buffers.  
Programmable divide-by-N clock output.  
Output at N*CLKIN frequency.  
12, 13, 14  
16  
Q0, Q1, Q2  
VDD  
Power supply for output buffers.  
NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.  
NOTE 1: For best accuracy, use parallel resonant crystal specified for a load capacitance of 18pF.  
Table 2. Pin Characteristics  
Symbol  
Parameter  
Test Conditions  
Minimum  
Typical  
Maximum  
Units  
CIN  
Input Capacitance  
CLKIN, FB, OE  
4
pF  
Power Dissipation Capacitance  
(per output)  
CPD  
VDD = 3.6V  
15  
pF  
RPULLUP  
Input Pullup Resistor  
47  
47  
16  
kΩ  
kΩ  
RPULLDOWN Input Pulldown Resistor  
ROUT Output Impedance  
VDD = 3.3V 0.3V  
IDT5V925BQGI REVISION B JANUARY 21, 2011  
2
©2011 Integrated Device Technology, Inc.  
IDT5V925BI Data Sheet  
PROGRAMMABLE LVCMOS/LVTTL CLOCK GENERATOR  
Function Tables  
Table 3A. Function Table  
Allowable CLKIN Range (MHz) (1, 2)  
Output Frequency Relationships  
Output Used for Feedback  
Minimum  
Maximum  
Q/N  
Q[2:0]  
Q/N  
25/N  
160/N  
CLKIN  
CLKIN x N  
NOTE 1: Operation in the specified CLKIN frequency range guarantees that the VCO will operate in the optimal range of 25MHz to 160MHz.  
Operation with CLKIN outside specified frequency ranges may result in invalid or out-of-lock outputs.  
NOTE 2: Q[2:0] are not allowed to be used as feedback.  
Table 3B. Divide Selection Table (1)  
S1  
L
S0  
L
Divide-by-N Value  
Factory Test (2)  
Mode  
L
M
H
L
2
PLL  
PLL  
L
3
M
M
M
H
H
H
4
PLL  
M
H
L
5(3) (default)  
PLL  
6
7
PLL  
PLL  
M
H
8
PLL  
TEST(4)  
16  
NOTE 1: H = HIGH, M = MEDIUM, L = LOW.  
NOTE 2: Factory Test Mode: operation not specified.  
NOTE 3: Ethernet mode (use a 25MHz input frequency and Q/N as feedback).  
NOTE 4: Test mode for low frequency testing. In this mode, CLKIN bypasses the VCO (VCO powered down). Frequency must be > 1MHz due  
to dynamic circuits in the frequency dividers. Q[2:0] outputs are divided by 2 in test mode.  
IDT5V925BQGI REVISION B JANUARY 21, 2011  
3
©2011 Integrated Device Technology, Inc.  
IDT5V925BI Data Sheet  
PROGRAMMABLE LVCMOS/LVTTL CLOCK GENERATOR  
Absolute Maximum Ratings  
NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress  
specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC  
Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.  
Item  
Rating  
Supply Voltage to Ground, VTERM  
DC Input Voltage, VIN  
-0.5V to +4.6V  
-0.5V to +4.6V  
-0.5 to VDD +0.5V  
0.55W  
DC Output Voltage, VOUT  
Maximum Power Dissipation, TA = 85°C  
Storage Temperature, TSTG  
Package Thermal Impedance, θJA  
-65°C to +150°C  
72.3°C/W  
Operating Conditions  
Symbol  
DD / VDDQ  
TA  
Description  
Minimum  
Typical  
3.3  
Maximum  
3.6  
Units  
V
V
Power Supply Voltage  
Operating Temperature  
3.0  
-40  
+25  
+85  
°C  
DC Electrical Characteristics  
Table 4A. Power Supply DC Characteristics, VDD = 3.3V 0.3V, TA = -40°C to 85°C  
Symbol Parameter  
IDDQ Quiescent Supply Current  
Test Conditions  
Minimum  
Typical  
Maximum  
Units  
VDD = VDDQ = 3.6V; CLKIN = 2.5MHz;  
S[1:0] = MM, OE = H,  
2
4
mA  
All Outputs Unloaded  
VDD = VDDQ = 3.6V;  
S[1:0] = MM, OE = H,  
All Outputs Unloaded  
Static Supply Current  
83  
80  
102  
160  
mA  
mA  
IDD  
VDD = VDDQ = 3.6V, fOUT = 70MHz;  
S[1:0] = LM, OE = GND,  
Dynamic Supply Current  
All Outputs Loaded with 50to GND  
NOTE: H = HIGH, M = MEDIUM, L = LOW  
IDT5V925BQGI REVISION B JANUARY 21, 2011  
4
©2011 Integrated Device Technology, Inc.  
IDT5V925BI Data Sheet  
PROGRAMMABLE LVCMOS/LVTTL CLOCK GENERATOR  
Table 4B. LVCMOS/LVTTL DC Characteristics, VDD = 3.3V 0.3V, TA = -40°C to 85°C  
Symbol Parameter  
Test Conditions  
Minimum  
Typical  
Maximum  
Units  
V
VIL  
Input Low Voltage  
0.8  
VIH  
Input High Voltage  
Input High Voltage  
Input Mid Voltage  
Input Low Voltage  
2
V
VIHH  
VIMM  
S[1:0]  
S[1:0]  
S[1:0]  
3-Level Input Only  
3-Level Input Only  
VDD - 0.6  
VDD/2 - 0.3  
V
VDD/2 + 0.3  
V
(1)  
VILL  
3-Level Input Only  
0.6  
+5  
V
(1)  
IIN  
Input Leakage Current CLKIN, FB  
VIN = VDD or GND, VDD = Max.  
VIN = VDD, HIGH Level  
-5  
µA  
µA  
µA  
µA  
µA  
V
200  
+50  
3-Level Input  
S[1:0]  
(1)  
I3  
V
IN = VDD/2, MID Level  
-50  
-200  
-5  
DC Current  
VIN = GND, LOW Level  
VIN = VDD  
IIH  
Input High Current  
Output Low Voltage  
Output High Voltage  
0.07  
0.15  
2.8  
5
VOL  
VOH  
IOL = 12mA  
0.55  
IOH = -12mA  
2.4  
V
NOTE: Conditions apply unless otherwise specified.  
NOTE 1: These inputs are normally wired to VDD, GND, or unconnected. If the inputs are switched in real time, the function and timing of the  
outputs may glitch, and the PLL may require an additional lock time before all the datasheet limits are achieved.  
Table 5. Crystal Characteristics  
Parameter  
Test Conditions  
Minimum  
Typical  
Maximum  
Units  
Mode of Oscillation  
Frequency  
Fundamental  
10  
30  
50  
7
MHz  
Equivalent Series Resistance (ESR)  
Shunt Capacitance  
pF  
NOTE: Characterized using an 18pF parallel resonant crystal.  
IDT5V925BQGI REVISION B JANUARY 21, 2011  
5
©2011 Integrated Device Technology, Inc.  
IDT5V925BI Data Sheet  
PROGRAMMABLE LVCMOS/LVTTL CLOCK GENERATOR  
AC Electrical Characteristics  
Table 6A. AC Characteristics, VDD = 3.3V 0.3V, TA = -40°C to 85°C  
Symbol  
tR / tF  
odc  
Parameter  
Test Conditions  
Minimum  
Typical  
Maximum  
Units  
ns  
Rise and Fall Time; NOTE 1  
Output Duty Cycle; NOTE 1, 2  
Propagation Delay;  
0.8V to 2V  
0.7  
1.8  
56  
44  
50  
%
tPD  
CLKIN to FB  
450  
ps  
NOTE 1, 2  
Q[2:0]  
110  
450  
300  
160  
ps  
ps  
Output-to-Output Skew;  
NOTE 1, 3, 4  
tsk(o)  
Q/N - Q[2:0]  
tjit(cc)  
fOUT  
Cycle-to-Cycle Jitter; NOTE 1, 3  
Output Frequency  
ps  
25  
MHz  
NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is  
mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium  
has been reached under these conditions.  
NOTE: JEDEC Standard 65.  
NOTE 1: Guaranteed by design but not production tested.  
NOTE 2: Measured from VDD/2 of the input crossing point to the output at VDD/2.  
NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.  
NOTE 4: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at VDD/2.  
Table 6B. Input Timing Requirements, TA = -40°C to 85°C  
Symbol  
fosc  
Parameter  
Test Conditions  
Minimum  
10  
Maximum  
30  
Units  
MHz  
MHz  
Crystal Oscillator Frequency  
Input Frequency  
fIN  
25/N  
160/N  
IDT5V925BQGI REVISION B JANUARY 21, 2011  
6
©2011 Integrated Device Technology, Inc.  
IDT5V925BI Data Sheet  
PROGRAMMABLE LVCMOS/LVTTL CLOCK GENERATOR  
Parameter Measurement Information  
1.65V 0.15V  
VDD  
2
SCOPE  
Qx  
Qy  
V
DD,  
V
DDQ  
Qx  
VDD  
2
LVCMOS  
GND  
tsk(b)  
-1.65V 0.15V  
LVCMOS Output Load AC Test Circuit  
Output Skew  
3V  
2V  
/2  
VDD  
2
VDD  
2
VDD  
2
Q/N,  
Q[2:0]  
V
DD  
0.8  
0V  
tcycle n  
tcycle n+1  
tjit(cc) = tcycle n – tcycle n+1  
|
|
1000 Cycles  
1ns  
1ns  
Cycle-to-Cycle Jitter  
V
DD  
2V  
V/2  
DD  
0.8  
0V  
VDD  
2
CLKIN  
tR  
tF  
VDD  
Q/N,  
Q[2:0]  
2
t
PD  
Input and Output Test Waveforms  
Propagation Delay  
IDT5V925BQGI REVISION B JANUARY 21, 2011  
7
©2011 Integrated Device Technology, Inc.  
IDT5V925BI Data Sheet  
PROGRAMMABLE LVCMOS/LVTTL CLOCK GENERATOR  
Parameter Measurement Information, continued  
VDD  
2
VDD  
2
Q[2:0]  
tPW  
tPERIOD  
tPW  
x 100%  
odc =  
tPERIOD  
Output Duty Cycle/Pulse Width/Period  
Applications Information  
Recommendations for Unused Input and Output Pins  
Inputs:  
Outputs:  
CLKIN Input  
LVCMOS Outputs  
For applications not requiring the use of a clock input, but using the  
crystal interface, the CLKIN input has to be connected to X2 (output  
of the crystal oscillator). See Figure 3.  
All unused LVCMOS output can be left floating. There should be no  
trace attached.  
Crystal Inputs  
For applications not requiring the use of the crystal oscillator, X2  
should be left floating and X1 and should be tied to ground. See  
Figure 2.  
LVCMOS Control Pins  
All control pins have internal pullups or pulldowns; additional  
resistance is not required but can be added for additional protection.  
A 1kresistor can be used.  
IDT5V925BQGI REVISION B JANUARY 21, 2011  
8
©2011 Integrated Device Technology, Inc.  
IDT5V925BI Data Sheet  
PROGRAMMABLE LVCMOS/LVTTL CLOCK GENERATOR  
How to Use the IDT5V925BI  
The IDT5V925BI is a general-purpose phase-locked loop (PLL) that  
can be used as a zero delay buffer or a clock multiplier. It generates  
three outputs at the VCO frequency and one output at the VCO  
frequency divided by n, where n is determined by the Mode/  
Frequency Select input pins S0 and S1. The PLL will adjust the VCO  
frequency (within the limits of the Function Table) to ensure that the  
input frequency equals the Q/N frequency.  
By connecting one of the 49FCT3505 outputs to the FB input of the  
IDT5V925BI, the propagation delay from CLKIN to the output of the  
49FCT3505 will be nearly zero. To ensure PLL stability, only one  
49FCT3505 should be included between Q/N and FB.  
The second way to drive the input of the IDT5V925BI is via an  
external crystal. When connecting an external crystal to pins 5 and 6,  
the X2 pin must be shorted to the CLKIN (pin 7) as shown in Figure  
3. To reduce the parasitic between the external crystal and the  
IDT5V925BI, it is recommended to connect the crystal as close as  
possible to the X1 and X2 pins.  
The IDT5V925BI can accept two types of input signals. The first is a  
reference clock generated by another device on the board which  
needs to be reproduced with a minimal delay between the incoming  
clock and output. The second is an external crystal. When used in the  
first mode, the crystal input (X1) should be tied to ground and the  
crystal output (X2) should be left unconnected.  
FB  
By connecting Q/N to FB (see Figure 1), the IDT5V925BI not only  
becomes a zero delay buffer, but also a clock multiplier. With proper  
selection of S0 and S1, the Q0–Q2 outputs will generate two, three,  
or up to eight times the input clock frequency. Make sure that the  
input and output frequency specifications are not violated (refer to  
Function Table). There are some applications where higher fan-out  
is required. These kinds of applications could be addressed by using  
the IDT5V925BI in conjunction with a clock buffer such as the  
49FCT3805. Figure 2 shows how higher fan-out with different clock  
rates can be generated.  
5V925  
Q/N  
CLKIN  
Q0  
Q1  
Q2  
X2  
XTAL  
OSC  
X1  
S0  
S1  
Figure 3  
One of the questions often asked is what is the accuracy of our clock  
generators? In applications where clock synthesizers are used, the  
terms frequency accuracy and frequency error are used  
interchangeably. Here, frequency accuracy (or error) is based on two  
factors. One is the input frequency and the other is the multiplication  
factor. Clock multipliers (or synthesizers) are governed by the  
equation:  
FB  
Q/N  
CLKIN  
Q0  
Q1  
Q2  
5V925  
X2  
X1  
M
----  
FOUT =  
× FIN  
N
S0  
S1  
Where “M” is the feedback divide and “N” is the reference divide. If  
the ratio of M/N is not an integer, then the output frequency will not  
be an exact multiple of the input. On the other hand, if the ratio is a  
whole number, the output clock would be an exact multiple of the  
input. In the case of IDT5V925BI, since the reference divide (“N”) is  
“1”, the equation is a strong function of the feedback divide (“M”). In  
addition, since the feedback is an integer, the output frequency error  
(or accuracy) is merely a function of how accurate the input is. For  
instance, IDT5V925BI could accept two forms of input, one from a  
crystal oscillator (see Figure 1) and the other from a crystal (see  
Figure 3). By using a 20MHz clock with a multiplication factor of 5  
(with an accuracy of 30 parts per million), one can easily have three  
copies of 100MHz of clock with 30ppm of accuracy. Frequency  
accuracy is defined by the following equation:  
Figure 1  
FB  
INA  
5 COPIES  
OF Q/N  
Q/N  
CLKIN  
X2  
5V925  
49FCT3805  
INB  
5 COPIES  
OF Q  
X1  
Q[2:0]  
Accuracy = Measured Frequency – Nominal Frequency x 106  
Nominary Frequency  
S0  
S1  
Where measured frequency is the average frequency over certain  
number of cycles (typically 10,000) and the nominal frequency is the  
desired frequency.  
Figure 2  
IDT5V925BQGI REVISION B JANUARY 21, 2011  
9
©2011 Integrated Device Technology, Inc.  
IDT5V925BI Data Sheet  
PROGRAMMABLE LVCMOS/LVTTL CLOCK GENERATOR  
Schematic Examples  
Figures 4A and 4B show an examples of IDT5V925BI application  
C1 and C2. In Figure 4B example, the LVCMOS clock reference input  
is used.  
schematic. In Figure 4A example, the device is operated at VDD  
VDDQ = 3.3V. The 18pF parallel resonant 25MHz crystal is used. The  
load capacitance, C1 = 27pF and C2 = 27pF are recommended for  
frequency accuracy. Depending on the parasitics of the printed circuit  
board layout, these values might require a slight adjustment to  
optimize the frequency accuracy. Crystals with other load  
=
As with any high speed analog circuitry, the power supply pins are  
vulnerable to noise. To achieve optimum jitter performance, power  
supply isolation is required. The IDT5V925BI provides separate  
power supplies to isolate from coupling into the internal PLL.  
capacitance specifications can be used. This will required adjusting  
3.3V  
BLM18BB221SN1  
VDD  
C7  
1
2
3.3V  
BLM18BB221SN2  
C8  
Ferrite Bead  
C3  
1
2
VDDQ  
C6  
0.1uF  
10uF  
0.1uF  
Ferrite Bead C5  
C4  
0.1uF  
10uF 0.1uF  
R1  
Zo = 50 Ohm  
33  
Q2  
U1  
S1  
S2  
1
16  
15  
14  
13  
12  
11  
10  
9
LVCMOS  
VDD=3.3V  
S1  
VDD  
GND  
Q2  
2
3
4
5
6
7
8
S0  
VDDQ=3.3V  
GNDQ  
VDDQ  
X1  
Q1  
Q0  
Q1  
R2  
33  
XTAL_I N  
Q0  
XTAL_OUT  
X2  
Q/N  
GND  
/OE  
CLKIN  
FB  
/OE  
VDDQ  
X1  
18pF  
R3  
C2  
25MHz  
100  
27pF  
Zo = 50 Ohm  
Q/N  
C1  
R4  
27pF  
100  
LVCMOS  
Please short the  
CLKIN pin and X2  
pin for the  
crystal input  
option.  
Logic Control Input Examples  
Optional Termination  
Set Logic  
Input to  
'1'  
Set Logic  
Input to  
'0'  
VDD  
VDD  
Unused output can be left floating. There should  
no trace attached to unused output. Device  
characterized with all outputs terminated.  
RU1  
1K  
RU2  
Not Install  
To Logic  
Input  
To Logic  
Input  
pins  
pins  
RD1  
RD2  
1K  
Not Install  
Figure 4A. IDT5V925BI Application Schematic with Crystal Input Reference  
IDT5V925BQGI REVISION B JANUARY 21, 2011  
10  
©2011 Integrated Device Technology, Inc.  
IDT5V925BI Data Sheet  
PROGRAMMABLE LVCMOS/LVTTL CLOCK GENERATOR  
Schematic Examples, continued  
3.3V  
BLM18BB221SN1  
VDD  
C7  
1
2
3.3V  
BLM18BB221SN2  
C8  
Ferrite Bead  
C3  
1
2
VDDQ  
C6  
0.1uF  
10uF  
0.1uF  
Ferrite Bead C5  
C4  
0.1uF  
R1  
33  
10uF 0.1uF  
Zo = 50 Ohm  
Q2  
U1  
S1  
S2  
1
16  
15  
14  
13  
12  
11  
10  
9
LVCMOS  
VDD=3.3V  
S1  
VDD  
GND  
Q2  
2
3
4
5
6
7
8
S0  
VDDQ=3.3V  
GNDQ  
VDDQ  
X1  
Q1  
Q0  
Q1  
R2  
33  
Q0  
X2  
Q/N  
GND  
/OE  
CLKIN  
FB  
/OE  
VDDQ  
R3  
100  
Zo = 50 Ohm  
Q/N  
R4  
VDD  
Q1  
100  
LVCMOS  
Ro  
~ 7 Ohm  
R5  
43  
Zo = 50 Ohm  
Logic Control Input Examples  
Optional Termination  
Set Logic  
Input to  
'1'  
Set Logic  
Input to  
'0'  
Driver_LVCMOS  
VDD  
VDD  
Unused output can be left floating. There should  
no trace attached to unused output. Device  
characterized with all outputs terminated.  
RU1  
1K  
RU2  
Not Install  
To Logic  
Input  
To Logic  
Input  
pins  
pins  
RD1  
RD2  
1K  
Not Install  
Figure 4B. IDT5V925BI Application Schematic with LVCMOS Reference Clock Input  
In order to achieve the best possible filtering, it is recommended that  
the placement of the filter components be on the device side of the  
PCB as close to the power pins as possible. If space is limited, the  
0.1uF capacitor in each power pin filter should be placed on the  
device side of the PCB and the other components can be placed on  
the opposite side.  
If a specific frequency noise component is known, such as switching  
power supply frequencies, it is recommended that component values  
be adjusted and if required, additional filtering be added. Additionally,  
good general design practices for power plane voltage stability  
suggests adding bulk capacitances in the local area of all devices.  
The schematic example focuses on functional connections and is not  
configuration specific. Refer to the pin description and functional  
tables in the datasheet to ensure the logic control inputs are properly  
set.  
Power supply filter recommendations are a general guideline to be  
used for reducing external noise from coupling into the devices. The  
filter performance is designed for wide range of noise frequencies.  
This low-pass filter starts to attenuate noise at approximately 10kHz.  
IDT5V925BQGI REVISION B JANUARY 21, 2011  
11  
©2011 Integrated Device Technology, Inc.  
IDT5V925BI Data Sheet  
PROGRAMMABLE LVCMOS/LVTTL CLOCK GENERATOR  
Power Considerations  
This section provides information on power dissipation and junction temperature for the IDT5V925BI.  
Equations and example calculations are also provided.  
1. Power Dissipation.  
The total power dissipation for the IDT5V925BI is the sum of the core power plus the power dissipation in the load(s). The following is the power  
dissipation for VDD = 3.3V + 0.3V = 3.6V, which gives worst case results.  
The maximum current at 85°C is as follows:  
IDD_MAX(Static) = 102mA  
IDDQ_MAX = 4mA  
CL = 5pF  
N = number of outputs  
CPD = 15pF  
Core Output Power Dissipation  
Power (core)MAX = VDD_MAX * (IDD _MAX(Static) + IDDQ_MAX) = 3.6V *(102mA + 4mA) = 382mW  
LVCMOS Output Power Dissipation  
Output Impedance ROUT Power Dissipation due to Loading 50to VDD/2  
Output Current IOUT = VDD_MAX / [2 * (50+ ROUT)] = 3.6V / [2 * (50+ 16)] = 27.3mA  
Power Dissipation on the ROUT per LVCMOS output  
Power (ROUT) = ROUT * (IOUT)2 = 16* (27.3mA)2 = 11.9mW per output  
Total Power Dissipation on the ROUT  
Total Power (ROUT) = 11.9mW * 3 = 35.7mW  
Dynamic Power Dissipation  
Dynamic Power Dissipation at 160MHz  
Total Power (160MHz) = [(CPD + CL) * N) * Frequency * (VDD)2] = [(15pF + 5pF) * 3) * 160MHz * (3.6V)2] = 124.4mW  
Total Power Dissipation  
Total Power  
= Power (core) + Total Power (ROUT) + Total Power (160MHz)  
= 382mW + 35.7mW + 124.4mW  
= 542mW  
IDT5V925BQGI REVISION B JANUARY 21, 2011  
12  
©2011 Integrated Device Technology, Inc.  
IDT5V925BI Data Sheet  
PROGRAMMABLE LVCMOS/LVTTL CLOCK GENERATOR  
2. Junction Temperature.  
Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The  
maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond  
wire and bond pad temperature remains below 125°C.  
The equation for Tj is as follows: Tj = θJA * Pd_total + TA  
Tj = Junction Temperature  
θJA = Junction-to-Ambient Thermal Resistance  
Pd_total = Total Device Power Dissipation (example calculation is in section 1 above)  
TA = Ambient Temperature  
In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance θJA must be used. Assuming no air flow and  
a multi-layer board, the appropriate value is 72.3°C/W per Table 7 below.  
Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:  
85°C + 0.542W * 72.3°C/W = 124.2°C. This is below the limit of 125°C.  
This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of  
board (multi-layer).  
Table 7. Thermal Resistance θJA for 16-lead QSOP, Forced Convection  
θJA by Velocity  
Meters per Second  
0
1
2.5  
Multi-Layer PCB, JEDEC Standard Test Boards  
72.3°C/W  
64.4°C/W  
60.0°C/W  
IDT5V925BQGI REVISION B JANUARY 21, 2011  
13  
©2011 Integrated Device Technology, Inc.  
IDT5V925BI Data Sheet  
PROGRAMMABLE LVCMOS/LVTTL CLOCK GENERATOR  
Reliability Information  
Table 8. θJA vs. Air Flow Table for a Q Suffix, 16-lead QSOP  
θJA by Velocity  
Meters per Second  
0
1
2.5  
Multi-Layer PCB, JEDEC Standard Test Boards  
72.3°C/W  
64.4°C/W  
60.0°C/W  
IDT5V925BQGI REVISION B JANUARY 21, 2011  
14  
©2011 Integrated Device Technology, Inc.  
IDT5V925BI Data Sheet  
PROGRAMMABLE LVCMOS/LVTTL CLOCK GENERATOR  
Package Outline and Package Dimensions  
Package Outline - Q Suffix for 16 Lead QSOP  
Table 9. Package Dimensions  
JEDEC Variation: AB  
All Dimensions in Inches  
Symbol  
Minimum  
Nominal  
16  
Maximum  
N
A
0.061  
0.004  
0.055  
0.189  
0.230  
0.150  
0.274  
0.142  
0.064  
0.006  
0.058  
0.194  
0.236  
0.155  
.068  
A1  
A2  
D
0.010  
0.061  
0.196  
0.244  
0.157  
0.282  
0.150  
E
E1  
P
P1  
P2  
e
0.175 Basic  
0.025 Basic  
x
0.010  
0.018  
Ref. Document: IDT PC/PCG Package Outline, Dwg# PSC-4040  
IDT5V925BQGI REVISION B JANUARY 21, 2011  
15  
©2011 Integrated Device Technology, Inc.  
IDT5V925BI Data Sheet  
PROGRAMMABLE LVCMOS/LVTTL CLOCK GENERATOR  
Ordering Information  
Table 10. Ordering Information  
Part/Order Number  
5V925BQI  
5V925BQI8  
5V925BQGI  
5V925BQGI8  
Marking  
Package  
16 Lead QSOP  
16 Lead QSOP  
Shipping Packaging  
Tube  
3000 Tape & Reel  
Tube  
Temperature  
-40°C to 85°C  
-40°C to 85°C  
-40°C to 85°C  
-40°C to 85°C  
IDT5V925BQI  
IDT5V925BQI  
IDT5V925BQGI  
IDT5V925BQGI  
“Lead-Free” 16 Lead QSOP  
“Lead-Free” 16 Lead QSOP  
3000 Tape & Reel  
NOTE: Parts that are ordered with an "G" suffix to the part number are the Pb-Free configuration and are RoHS compliant.  
While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the  
infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal  
commercial and industrial applications. Any other applications, such as those requiring high reliability or other extraordinary environmental requirements are not recommended without  
additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support  
devices or critical medical instruments.  
IDT5V925BQGI REVISION B JANUARY 21, 2011  
16  
©2011 Integrated Device Technology, Inc.  
IDT5V925BI Data Sheet  
PROGRAMMABLE LVCMOS/LVTTL CLOCK GENERATOR  
Revision History Sheet  
Rev  
Table  
Page  
Description of Change  
Date  
8
Applications for Unused I/O Pins application note - corrected Input descriptions.  
Deleted Overdriving the XTAL Interface application note.  
B
1/21/11  
10  
IDT5V925BQGI REVISION B JANUARY 21, 2011  
17  
©2011 Integrated Device Technology, Inc.  
IDT5V925BI Data Sheet  
PROGRAMMABLE LVCMOS/LVTTL CLOCK GENERATOR  
We’ve Got Your Timing Solution  
6024 Silver Creek Valley Road Sales  
Technical Support  
800-345-7015 (inside USA)  
netcom@idt.com  
San Jose, California 95138  
+408-284-8200 (outside USA) +480-763-2056  
Fax: 408-284-2775  
www.IDT.com/go/contactIDT  
DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT’s sole discretion. All information in this document,  
including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not  
guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the  
suitability of IDT’s products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any  
license under intellectual property rights of IDT or any third parties.  
IDT’s products are not intended for use in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT  
product in such a manner does so at their own risk, absent an express, written agreement by IDT.  
Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third  
party owners.  
Copyright 2011. All rights reserved.  
厂商 型号 描述 页数 下载

IDT

5V925BQGI 可编程LVCMOS / LVTTL时钟发生器[ Programmable LVCMOS/LVTTL Clock Generator ] 18 页

IDT

5V925BQI 可编程LVCMOS / LVTTL时钟发生器[ Programmable LVCMOS/LVTTL Clock Generator ] 18 页

IDT

5V925BQI8 可编程LVCMOS / LVTTL时钟发生器[ Programmable LVCMOS/LVTTL Clock Generator ] 18 页

IDT

5V925QGI [ Clock Generator, PDSO16 ] 7 页

IDT

5V925QGI8 [ Clock Generator, PDSO16 ] 7 页

IDT

5V926APGGI [ TSSOP-16, Tube ] 6 页

IDT

5V926APGGI8 [ TSSOP-16, Reel ] 6 页

IDT

5V926APGI [ Clock Generator, 160MHz, PDSO16, TSSOP-16 ] 6 页

IDT

5V927PGGI8 [ TSSOP-16, Reel ] 6 页

IDT

5V927PGI [ Clock Generator, 160MHz, PDSO16, TSSOP-16 ] 6 页

PDF索引:

A

B

C

D

E

F

G

H

I

J

K

L

M

N

O

P

Q

R

S

T

U

V

W

X

Y

Z

0

1

2

3

4

5

6

7

8

9

IC型号索引:

A

B

C

D

E

F

G

H

I

J

K

L

M

N

O

P

Q

R

S

T

U

V

W

X

Y

Z

0

1

2

3

4

5

6

7

8

9

Copyright 2024 gkzhan.com Al Rights Reserved 京ICP备06008810号-21 京

0.200915s